Category Archives: Wafer Processing

As advanced device manufacturers identify needs for new and additional CMP steps, new slurry solutions can deliver exceptional planarization and defectivity within a stable CMP process.

BY ADAM MANZONIE, TODD BULEY, JIA-NI CHU and MIKE KULUS, CMP Technologies, Dow Electronic Materials, Newark, DE

Advanced logic and memory device nodes demand significantly greater performance from chemical mechanical planarization/polishing (CMP) processes. Due to the fast growing number and increased diversity of non-metal CMP steps, new requirements are emerging, such as enhanced planarization efficiency, near-zero level defectivity and substantial reductions in process cost versus previous device nodes. Highly tunable and dilutable CMP slurries, in conjunction with matched CMP pads and processes are needed to achieve both technical and economic objectives. In advanced front-end-of-line (FEOL) processing, a variety of new CMP steps for different layer combinations, such as oxide, nitride and polysilicon, need to be polished and each layer requires different rates, selectivities and tight process control.

These varied requirements neces- sitate new slurry formulations. A new family of dielectric CMP slurries will be examined, which uses state-of-the-art colloidal silica abrasives paired with advanced additives to offer high removal rates, planarization efficiency and exceptionally low defect levels. These newly commercialized slurries are offered to customers in concentrate form to minimize overall cost-of-ownership (CoO). Point-of-use dilution minimizes abrasive concentration without sacrificing CMP performance and process stability.

CMP technical trends and challenges

The semiconductor industry continues to see growth in both logic and memory chip demand, driven by expanding applications in segments such as mobile, server, data processing, communications, consumer electronics, industrial and automotive. Scaling and cost reduction to extend Moore’s Law continue to drive the needs for new transistor/ device architectures and technologies like 3D FinFETs, 3D NANDs and 3D packaging. CMP is a critical enabler to deliver these technologies.

In advanced logic nodes, there are an increased number of CMP layers (e.g., 22-28 layers at 7nm compared to 12 layers or 45nm).New technologies and material layers have not only offered additional opportunities but also presented new challenges for CMP consumables and tool sets [1].

In addition to low defectivity and reduced cost-of- ownership, key performance drivers such as planarization efficiency (PE), erosion, and dishing must have tight process control with-in-die (WID) and with-in-wafer (WIW) uniformity. New innovations are needed for these emerging requirements.

In advanced logic processes, the Polysilicon Open Polish (POP) requires nitride and oxide removal to then stop on polysilicon [2]. There is a need for a tunable slurry and stable pad life to enable low gate height variation and dishing. Self-Aligned Contacts (SAC) processes require polishing nitride and stopping on oxide; this neces- sitates use of a highly-selective slurry (nitride: oxide selectivity > 50:1). Multiple buff steps may be needed to generate nitride residual free surfaces, making a tunable slurry a good solution. Polysilicon gate CMP polishes amorphous- or polysilicon and stops in the same film. Gate height variation across the wafer is critical. Managing final thickness requirements through end-pointing is very challenging; preferably, it requires a pad/slurry process with some level of self-stopping and with high planarization efficiency for gate height control and low surface roughness. With shallow trench isolation (STI), since the needle-like structure fins are getting thinner and taller, there is a need for slurry with extremely high selec- tivity (>100:1 Ox: SiN) to minimize the nitride loss. New flowable CVD (FCVD) films used for gap-fill (e.g., in STI processes) are sensitive to deposition and annealing, and could cause high defectivity (particles) and rate instability.

Advanced memory applications are also incorporating additional CMP process steps (e.g., buff steps may be performed in a one-platen process with hard pads for improved defectivity and global uniformity after an etch step). There are enormous technical challenges to enable further scaling of current DRAM cell size. With the need for additional CMP steps, DRAM processes continue to demand higher removal rates to enable greater throughput and reduce overall CoO.
For advanced nodes, one consistency is that there are additional new CMP steps for both logic and memory (primarily 3D-NAND). Slurries with significant, charac- terized tunability, enabling low defectivity and a lower CoO, are required for multiple applications.

New slurry formulations

Semiconductor manufacturers rely on strong collaboration with materials suppliers to identify or develop slurries that meet these new specific and stringent require- ments. As an example, Dow has recently developed slurry options that address higher oxide removal, lower defectivity and lower cost-of-ownership in both ≤ 20nm DRAM and ≤ 28nm logic applications. For ≤ 14nm logic applications, different process requirements warranted an oxide slurry with high planarization efficiency and step height reduction combined with good polysilicon and nitride removal rates.

One of the commercial slurry products developed as a result of these requests is Dow’s OPTIPLANETM 2118 slurry, a low-abrasive, acidic pH silica slurry used for planarizing dielectric films in advanced CMP nodes. The enhanced CMP efficiency of this slurry is primarily enabled by a unique formulation that promotes favorable particle/wafer inter- action. As demonstrated in the plot of zeta potential vs. pH (FIGURE 1), colloidal silica abrasives have the same negatively-charged surface as the polished TEOS films (throughout all measured pH ranges from pH 2 to pH 11) and thus exhibit undesirable electrostatic repulsion during polishing. With the introduction of proprietary additives in the formulation, the new slurry formulation possesses a significantly shifted isoelectric point (IEP) and creates a positively-charged surface at acidic pH via additive adsorption onto the silica particle surface. Under such conditions, the particles are intuitively attracted to the wafer surface such that the point-of-use (POU) abrasives can be significantly reduced without sacrificing removal rate performance (FIGURE 2). This optimized formu- lation reflects precise control of the particle-wafer interface in order to maximize the CMP benefit.

Screen Shot 2017-04-21 at 9.43.02 AM Screen Shot 2017-04-21 at 9.43.09 AM Screen Shot 2017-04-21 at 9.43.53 AM Screen Shot 2017-04-21 at 9.43.58 AM

The slurry consists of spherical colloidal silica particles and a proprietary additive which adsorbs on to the abrasive particles and reverses the charge from negative to positive as illustrated in Fig. 2. The resulting electrostatic attractive forces between the abrasive particles (+ve) and dielectric film (-ve) leads to increased polishing efficiency (material removal rate/abrasive loading) as shown in FIGURE 3. For commercially available alkaline colloidal and fumed silica slurries, achieving high dielectric removal rates at low abrasive loading is extremely challenging, and hence they are generally used at >12 wt. % abrasive content for typical ILD applications. In comparison, this new slurry formulation can be used at 6 wt. % abrasive content at point of use (POU) for such applications.

Screen Shot 2017-04-21 at 9.44.45 AM

A variety of defects are generated during oxide CMP processes, including scratches, particle residues, pad debris and roughness-related non-visible defects. Scratches are widely believed to be the most detrimental to wafer yields. The onset of scratch formation is often a result of an increased number of large particles in the polishing slurry.2

OPTIPLANE 2118 has been formulated with highly controlled spherical silica particles and produced with advanced filtration technology. This slurry exhibited ~ 45% scratch reduction when used on undoped silica glass (USG) wafers (FIGURE 4) and demonstrates > 70% scratch reduction on internal TEOS wafers compared to those polished with conventional fumed silica slurry under similar polishing processes. Such defect benefits, together with remarkably reduced pad wearing and polishing temperature, can be attributed to the use of low POU abrasive content and steric protection from additive adsorption on the polished surface.

Screen Shot 2017-04-21 at 9.45.13 AM Screen Shot 2017-04-21 at 9.45.19 AM

While this new commercial slurry formulation is for dielectric applications, R&D teams are also developing and characterizing slurries with specific selectivities targeted at advanced FEOL CMP steps such as POP and SAC amongst others. Through internal development work and customer engagements, a wide range of rates and selectivities can be obtained from other formulations that will be commercialized in the OPTIPLANE 4000 series family.

Conclusion

As advanced device manufacturers identify needs for new and additional CMP steps, new slurry solutions can deliver exceptional planarization and defectivity within a stable CMP process. Advanced performance can be achieved while lowering process costs, through low point-of-use abrasive concentration, high removal rates and exceptional process consumable lifetime. New innovations in CMP slurries are helping to enable success at advanced nodes for next-generation manufacturing as the industry continues to move forward.

Acknowledgement

The authors wish to acknowledge Yi Guo, John Nguyen, Arun Reddy, Peter van der Velden, and Matt VanHanehem for their contributions to this article. In addition, appre- ciation is also extended to Julia Chou and Linus Khoo for providing process requirements, and the applications lab teams at Newark, Delaware and Hsinchu, Taiwan for their technical support.

References

1. Babu, S. (2016). Advances in chemical mechanical planarization (CMP), 1st Edition. Woodhead Publishing.
2. Choi, J., Prasad, Y. N., Kim, I., Kim, I., Kim, W., Busnaina, A. A., & Park, J. (2010). Analysis of Scratches Formed on Oxide Surface during Chemical Mechanical Planarization. Journal of The Electrochemical Society J. Electrochem. Soc., 157(2). doi:10.1149/1.3265474.
Reflexion is a trademark of Applied Materials, Inc. OPTIPLANE is a trademark of The Dow Chemical Company (“Dow”) or an affiliated company of Dow.

All authors are with CMP Technologies, Dow Electronic Materials. ADAM MANZONIE is Global Business Director, Slurry, TODD BULEY is Global Slurry Applications Director, JIA-NI CHU is Slurry Marketing Manager, and MIKE KULUS is Strategic Marketing Director.

Solid State Technology announced today that its premier semiconductor manufacturing conference and networking event, The ConFab, will be held at the iconic Hotel del Coronado in San Diego on May 14-17, 2017. A 30% increase in attendance in 2016 with a similar uplift expected in 2017, makes the venue an ideal meeting location as The ConFab continues to expand.

    

For more than 12 years, The ConFab, an invitation-only executive conference, has been the destination for key industry influencers and decision-makers to connect and collaborate on critical issues.

“The semiconductor industry is maturing, yet opportunities abound,” said Pete Singer, Editor-in-Chief of Solid State Technology and Conference Chair of The ConFab. “The Internet of Things (IoT) is exploding, which will result in a demand for “things” such as sensors and actuators, as well as cloud computing. 5G is also coming and will be the key technology for access to the cloud.”

The ConFab is the best place to seek a deeper understanding on these and other important issues, offering a unique blend of market insights, technology forecasts and strategic assessments of the challenges and opportunities facing semiconductor manufacturers. “In changing times, it’s critical for people to get together in a relaxed setting, learn what’s new, connect with old friends, make new acquaintances and find new business opportunities,” Singer added.

Dave Mount

David Mount

Solid State Technology is also pleased to announce the addition of David J. Mount to The ConFab team as marketing and business development manager. Mount has a rich history in the semiconductor manufacturing equipment business and will be instrumental in guiding continued growth, and expanding into new high growth areas.

Mainstream semiconductor technology will remain the central focus of The ConFab, and the conference will be expanded with additional speakers, panelists, and VIP attendees that will participate from other fast growing and emerging areas. These include biomedical, automotive, IoT, MEMS, LEDs, displays, thin film batteries, photonics and advanced packaging. From both the device maker and the equipment supplier perspective, The ConFab 2017 is a must-attend networking conference for business leaders.

The ConFab conference program is guided by a stellar Advisory Board, with high level representatives from GLOBALFOUNDRIES, Texas Instruments, TSMC, Cisco, Samsung, Intel, Lam Research, KLA-Tencor, ASE, NVIDIA, the Fab Owners Association and elsewhere.

Details on the invitation-only conference are at: www.theconfab.com. For sponsorship inquiries, contact Kerry Hoffman at [email protected]. For details on attending as a guest or qualifying as a VIP, contact Sally Bixby at [email protected].

NuMat Technologies, a pioneer in the design and integration of atomically engineered materials into gas delivery, separation and purification systems, and The Linde Group, a gases and engineering company, have announced a collaborative partnership focused on the development of next generation separation and storage technologies that critically depend on material performance. The first of its kind partnership will pursue commercial applications that leverage NuMat’s innovations in Metal-Organic Frameworks (“MOFs”), an emerging class of ultra-high surface area materials which can be programmed to selectively interact with targeted gases and chemicals.

“We are excited to partner with Linde, a global leader in the gas industry, to develop cutting-edge solutions for the most demanding customer requirements,” commented NuMat CEO Ben Hernandez. “We see enormous potential to pair our respective material and system technologies to unlock cost-advantaged production economics, packaging innovations and improved environmental outcomes across the full gas life-cycle.”

The companies have formed joint teams to work on multiple projects on an on-going basis, including opportunities which address both near-term market needs and those which could be transformative.

“As a leading global technology company, sustained research and development is vital to Linde’s long-term business success and the success of our customers. In order to ensure we have availability to state-of-the-art technologies it is important that we work with partners who are leading in their field, such as NuMat. With this agreement we welcome NuMat into our global research network and look forward to collaborating to deliver MOF based technology solutions that provide value to our customers,” says Carl Jackson, Head of Electronics Technology and Innovation, The Linde Group.

Intel Corporation today announced the appointment of Robert “Bob” H. Swan as executive vice president and chief financial officer (CFO), effective Oct. 10, 2016. Swan will report to Intel CEO Brian Krzanich and oversee Intel’s global finance and IT organizations, as well as the Corporate Strategy Office. He replaces Stacy Smith, who, as previously announced, is taking a broader role within Intel leading manufacturing, sales and operations. Smith served nine years as Intel’s CFO.

“I’m thrilled to join Intel, a company where incredible innovation is supported by strong financial management,” Swan said.

“Bob brings a wealth of leadership and financial experience to Intel. His financial acumen and strategic insight will be welcome additions to our leadership team as Intel’s transformation continues,” Krzanich said.

Swan, 56, joins Intel from growth equity firm General Atlantic where he served as an operating partner working closely with the firm’s global portfolio companies on growth objectives. Prior to General Atlantic, he served nine years as the CFO of eBay Inc. Before that, he was CFO at Electronic Data Systems Corp and at TRW Inc. He also served as CFO, COO and CEO of Webvan Group Inc. Prior to that, Bob served in a number of senior finance roles at General Electric.

By Ted Shafer, Business Manager, Mature Product Sales, ASML

Ted Shafer of ASML reports on the highlights from the ≤200mm manufacturing session during SEMICON West, organized by the SEMI Secondary Equipment and Applications Special Interest Group. Your next opportunity to catch up on latest trends on ≤200mm manufacturing trends and its impact on the secondary equipment and applications market is SEMICON Europa 2016 and the Secondary Equipment Tech Arena session

Wednesday July 13th at SEMICON West a seminar and panel discussion were held to discuss the longevity and growth of the 200mm equipment market, and responses from IDMs, OEMs and 3rd parties to the challenges this growth presents.

Tim Tobin of Entrepix was the first speaker.  Entrepix is a premier 3rd party refurbisher of CMP and other process equipment.  Tim was the first to remark on a phenomenon that the other speakers and panelists also noted: a huge portion of the die in the devices we use daily do not require state of the art 300mm manufacturing.  For example, 60% – 80% of the chips in your smartphone or tablet are manufactured on 200mm – or smaller – wafers.  These wafers are created using mature equipment, which is frequently purchased from the secondary market, often from refurbishers such as Entrepix.

SEMI’s Christian Dieseldorff next provided a great overview of 200mm market trends, titled “200mm Fab: Trends, Status, and Forecast”.  Driven by the growth of IoT (Internet of Things), new 200mm fabs are being built and additional capacity is being added at existing fabs.  Key take-away is that after peaking in 2006, then declining for several years, 200mm wafer starts per month are now forecasted to exceed 2006’s level of 5.4M by 2019.  The question on everyone’s mind is, once that level is exceeded, where will the tools come from to manufacture those wafers?

200mm-image1

Pierric Gueguen of Yole spoke of the increased adoption of exotic substrates like GaN, Sapphire and Silicon Carbide.  These substrates provide many performance advantages, such as lower power consumption, faster switching speed, and high temperature resistance.  Yet the substrates cannot scale to 12”, and sometimes not to 8”.  So the increased adoption of these substrates is driving additional demand for 150mm/200mm tools.

As a counter-point to the 200mm discussions, Karen Erz of Texas Instruments gave a very well-received presentation on TI’s pivot to 300mm for analog, which has traditionally been manufactured on 200mm wafers.  A key to TI’s success is to embrace without fear buying opportunities for used equipment when they present themselves.  TI does not compete at the leading edge – their minimum feature size is 130nm – and thus mature, pre-owned, cost-effective equipment is always their first choice.  In fact, surplus 300mm is often more available, and less expensive, than comparable 200mm tools.  TI capitalized on the bankruptcies of the 300mm fabs of Qimonda Dresden, Qimonda Richmond, and PROMOS, also surplus tools at Powerchip, to scoop up large batches of inexpensive 300mm tools.  They continue to buy surplus 300mm tools when they come on the market, even in advance of actually requiring the tools.  As a result, 92% of RFAB’s analog production is done with pre-owned 300mm equipment.

Emerald Greig of Surplus Global, in addition to organizing the seminar, also provided a well-researched presentation on surplus equipment trends, titled “The Indispensable Secondary Market”.  Surplus Global is one of the largest surplus equipment traders, and they track the used equipment market very closely.  Emerald discussed how the supply of tools per year is trending dramatically downwards.  In 2009 they saw 6,000 tools come on the market, and that run-rate has steadily decreased to the point where by last year it was under 1,000/year.  This year we are at just 600.

200mm-image2

AMAT’s John Cummings provided the first OEM perspective on the 200mm market.  John showed how over 70% of the chips in the segments of automotive, wearables and mobile are produced on <=200mm wafers.  These segments are growing – for example a BMW i3 contains an astonishing 545 total die, and 484 of them are manufactured on <=200mm wafers.   AMAT reports that there are not enough used 200mm tools on the market to support the demand, and thus AMAT supplies their customers with new 200mm tools to augment the upgrades and refurbs they perform on pre-owned tools.  AMAT also provides new functionality for their mature 200mm products, increasing their usefulness and extending their lifetime.

Finally there was the OEM panel discussion, consisting of Kevin Chasey of TEL, David Sachse of LAM, Hans Peters from Ebara, and Ted Shafer of ASML.  Emerald Greig of Surplus Global provided some initial questions and solicited additional ones from the audience.   The OEMs echoed one common theme of the presentations, that 200mm demand is robust, and core tools are increasingly hard to find.  TEL additionally noted that China is a growing player in this market, and that OEMs must now support their 200mm product lines much longer than initially planned.  LAM said that 200mm core supply is so tight that the prices are rising above even comparable 300mm cores.  In response, LAM augments the supply of used tools by creating new 200mm tools.  Ebara added that the core tools coming on the market are often undesirable first-generation tools or tools in very bad condition.  On the other hand, this creates a role for the OEM, who has the expertise to make these tools production-worthy.  ASML noted that many of their larger 200mm customers are considering a migration from the PAS 5500 platform to ASML’s TWINSCAN platform for 200mm production.  Although developed for 300mm, and in general larger and more expensive than the 200mm 5500 series, ASML has spent the last 15 years making TWINSCANs increasingly productive and reliable, to the point where they often offer superior cost of ownership at 200mm than ASML’s 5500 platform.  Furthermore, customers buying TWINSCAN for 200mm production have an easy upgrade to 300mm when/if their plans call for it.

200mm-image3

In summary, the seminar showcased a robust exchange of ideas, where the presenters and panelists examined the resurgent 200mm market, and described many solutions to the common challenge of limited and expensive 200mm cores.

Attend SEMICON Europa and the Secondary Equipment & Applications session on October 26 to find out the latest trends and discuss in what areas OEMs, IDMs and secondary  market operators can cooperate more closely to improve sustainable access to legacy manufacturing equipment.

Find out more about SEMI’s Secondary Equipment and Applications Special Interest Group and the Secondary Equipment Legacy Management Program that is currently under development. For more information and to get involved, contact [email protected] (Ms. Rania Georgoutsakou, Director Public Policy for Europe, SEMI).

Synopsys, Inc. (Nasdaq:  SNPS) today announced the successful tapeout of multiple customer test chips with DesignWare Logic Libraries and Embedded Memories for TSMC’s 7-nanometer (nm) FinFET process. The tapeouts mark a significant milestone in Synopsys’ and TSMC’s collaboration on the development of DesignWare Logic Library, Embedded Memory and Interface IP for TSMC’s 7-nm FinFET process. The collaboration extends Synopsys’ long history of successful IP development on TSMC advanced FinFET processes for high-performance, low-power system-on-chips (SoCs).

“TSMC and Synopsys have a long track record of successful collaboration on advanced FinFET processes, providing our mutual customers with a low-risk path to integrating a broad portfolio of high-quality, silicon-proven IP into their SoCs,” said Suk Lee, TSMC senior director, Design Infrastructure Marketing Division. “Achieving multiple customer tapeouts of Synopsys DesignWare IP on TSMC’s 7-nm process demonstrates the benefits of our collaboration and gives designers confidence that they will meet their power, performance and area targets while accelerating their time to market.”

“As a leading provider of physical IP, Synopsys continues to provide early access to IP in the most advanced process technologies, helping designers incorporate necessary functionality and accelerate their design schedules,” said John Koeter, vice president of marketing for IP and prototyping at Synopsys. “With multiple customer tapeouts of DesignWare IP for TSMC’s 7-nm process, Synopsys enables designers to reduce integration risk and differentiate their products with this latest technology.”

By Zvi Or-Bach, President & CEO, MonolithIC 3D Inc.

As we have predicted two and a half years back, the industry is bifurcating, and just a few products pursue scaling to 7nm while the majority of designs stay on 28nm or older nodes.

Our March 2014 blog Moore’s Law has stopped at 28nm has recently been re-confirmed. At the time we wrote: “From this point on we will still be able to double the amount of transistors in a single device but not at lower cost. And, for most applications, the cost will actually go up.” This reconfirmation can be found in the following IBS cost analysis table slide, presented at the early Sept FD-SOI event in Shanghai.

Gate costs continue to rise each generation for FinFETs, IBS predicts.

Gate costs continue to rise each generation for FinFETs, IBS predicts.

As reported by EE Times – Chip Process War Heats Up, and quoting Handel Jones of IBS “28nm node is likely to be the biggest process of all through 2025”.

IBS prediction was seconded by “Samsung executive showed a foil saying it believes 28nm will have the lowest cost per transistor of any node.” The following chart was presented by Samsung at the recent SEMICON West (2016).

Zvi 2

And even Intel has given up on its “every two years” but still claims it can keep reducing transistor cost. Yet Intel’s underwhelming successes as a foundry suggests otherwise. We have discussed it in a blog titled Intel — The Litmus Test, and it was essentially repeated by SemiWiki’s Apple will NEVER use Intel Custom Foundry!

This discussion seems academic now, as the actual engineering costs of devices in advanced nodes have shown themselves to be too expensive for much of the industry. Consequently, and as predicted, the industry is bifurcating, with a few products pursuing scaling to 7nm while the majority of designs use 28nm or older nodes.

The following chart derived from TSMC quarterly earnings reports was published last week by Ed Sperling in the blog Stepping Back From Scaling:

Zvi 3

Yes, the 50-year march of Moore’s Law has ended, and the industry is now facing a new reality.

This is good news for innovation, as a diversity of choices helps support new ideas and new technologies such as 3D NAND, FDSOI, MEMS and others. These technologies will enable new markets and products such as the emerging market of IoT.

A good opportunity to learn more about these new scaling technologies is the IEEE S3S ’16, to be held in the Hyatt Regency San Francisco Airport, October 10th thru 13th, 2016. It starts with 3D and FDSOI tutorials, the emerging technologies for the IC future. CEA Leti is scheduled to give an update on their CoolCube program, Qualcomm will present some of their work on monolithic 3D, and three leading researchers from an imec, MIT, and Korea university collaboration will present their work on advanced monolithic 3D integration technologies. Many other authors will discuss their work on monolithic 3DIC and its ecosystem, in addition to tracks focused on SOI, sub-VT and dedicated sessions on IoT.

Cascade Microtech, a FormFactor company (NASDAQ:FORM), and a supplier of solutions that enable precision measurements of discrete devices and integrated circuits (ICs) at the wafer level, today announced the launch of the Estrada-EM system – the industry’s first integrated measurement solution (IMS) to offer high-performance electromigration (EM) wafer-level reliability (WLR) testing of copper lines and vias in an oxygen-depleted environment. The Estrada-EM system delivers important WLR benefits to a test industry which has traditionally been limited to package-level reliability (PLR) test methods alone for EM. By overcoming several long-standing technical hurdles, this new product enables semiconductor reliability test programs to produce faster test results and assure high data integrity.

Electromigration is widely recognized to be a critical reliability issue for state of the art semiconductor technologies, and expected to become an even greater challenge at the 10 nm node and beyond. Proper evaluation of EM reliability necessitates the testing of many samples, under many conditions. By eliminating the packaging steps required for PLR, which delay the start of every test, the Estrada-EM WLR solution provides the same electromigration reliability answers days, or even weeks, sooner. In addition to eliminating the packaging delays, the system further boosts test program throughput with an extended-range thermal system for test acceleration, high-parallel test capacity, and unique features for unattended test which include automated in-situ probe alignment and autonomous dynamic thermal test profiles. The result is quicker technology evaluation cycles and faster fab process qualifications, for reduced time to market and increased profitability.

Today’s environment of shrinking reliability margins and increasingly sophisticated IC design rules demands not only fast results, but also highly accurate test data. WLR testing with the Estrada-EM IMS entirely avoids the risk of latent water and ESD damage which can occur in the test structures during the wafer sawing, structure bonding, and package handling which occurs for PLR. To further enhance data integrity, the system’s source measurement units (SMUs) incorporate unique performance capabilities such as programmable compliance to ensure the legitimacy of breakdown mechanisms and continuous monitoring to capture maximum data detail. This meticulous care leads to the industry’s most well-informed interconnect reliability models and technology decisions.

These benefits are extended to the full reliability test market by Cascade Microtech’s revolutionary PureZone oxygen-purging chamber system, which carefully wraps the wafer in an inert gas environment to prevent oxidation of copper pads and structures. This innovation enables, for the first time, direct testing of all wafers with copper interconnect technologies, including those without pad capping or passivation and even partially-processed wafers.

“Today’s technology race puts pressure on reliability labs for quicker answers, and the complexity of new nodes means a variety of materials and structures need to be evaluated in a compressed timeframe,” said Mike Slessor, President and CEO, FormFactor, Inc. “We’re happy to be able to help our customers accelerate design and qualification cycles by using EM WLR to complement EM PLR as they respond to emerging reliability challenges.”

The Semiconductor Industry Association (SIA), representing U.S. leadership in semiconductor manufacturing, design, and research, announced worldwide sales of semiconductors reached $27.1 billion for the month of July 2016, an increase of 2.6 percent compared to the previous month’s total of $26.4 billion. July marked the global market’s largest month-to-month sales increase since September 2013, though sales were down 2.8 percent compared to the July 2015 total of $27.9 billion. Underscoring the welcome uptick, month-to-month sales increased in all regional markets for the first time since October 2015. All monthly sales numbers are compiled by the World Semiconductor Trade Statistics (WSTS) organization and represent a three-month moving average.

“The modest increase in global semiconductor sales in July was the global market’s largest month-to-month growth in nearly three years, an encouraging sign of potentially stronger sales during the remainder of 2016 and beyond,” said John Neuffer, president and CEO, Semiconductor Industry Association. “After months of lagging sales, the Americas region was a bright spot in July, posting 3.3 percent growth to lead all regional markets. Meanwhile, most major semiconductor product categories saw increased sales in July compared to the previous month, with DRAM leading the way with 7.1 percent growth.”

In addition to the month-to-month growth in the Americas, sales also increased in China (3.2 percent), Japan (3.1 percent), Asia Pacific/All Other (1.8 percent), and Europe (0.7 percent). Year-to-year sales increased in China (4.7 percent), but dropped in Japan (-1.1 percent), Europe (-4.9 percent), Asia Pacific/All Other (-6.8 percent), and the Americas (-7.5 percent).

“As Congress returns to Washington this week, we urge policymakers to work together to advance initiatives that promote growth and innovation in the semiconductor industry and throughout the U.S. economy,” Neuffer said. “One such measure is the Trans-Pacific Partnership (TPP), a landmark agreement that would tear down barriers to trade with Pacific-Rim countries. Congress should do what’s right for U.S. businesses, consumers, and our economy and approve the TPP.”

To find out how to purchase the WSTS Subscription Package, which includes comprehensive monthly semiconductor sales data and detailed WSTS Forecasts, please visit http://www.semiconductors.org/industry_statistics/wsts_subscription_package/.

July 2016 GSR table and graph

SEMI today announced that twenty-one start-ups have been selected to pitch to investors and exhibit their products at SEMICON Europa‘s INNOVATION VILLAGE in Grenoble, France at the Alpexpo from 25-27 October, 2016. INNOVATION VILLAGE will showcase never-before-seen technologies, with early stage companies introducing their technologies on the exposition floor.

INNOVATION VILLAGE, an area of more than 400m² on the SEMICON Europa exhibition floor, is dedicated to the launch and promotion of technological innovation.  Twenty-one leading European start-ups will be featured, including:

• 3Dis Technologies • HPROB • ProNT GmbH
• Antaios • Irlynx • Silicon Radar
• Applied Nanolayers BV • Madci • Siltectra
• Bright Red Systems Gmbh • Mi2-factory GmbH • Smart Force Technologies
• Fastree3D • Miniswys SA • Smoltek
• FlexEnable • Noivion • Solayl
• FMC – The Ferroelectric Memory Company • Pollen Metrology • Terabee

Start-ups will be given the opportunity to “pitch” their products to potential investors including Applied Ventures LLC, Samsung Ventures, TEL Venture Capital, Robert Bosch Venture Capital GmbH, 3M New Ventures, Aliad-Air Liquide Corporate Venture Capital, Capital ASTER, CEA Investment, VTT Ventures, Capital-E, Siemens Technology Accelerator GmbH and more.

For the first time at the INNOVATION VILLAGE, a new technology transfer program, called the TechnoMarket, from partner Linksium, SATT Grenoble Alpes will be showcased on 26 October. “The national network, SATT, has chosen SEMICON Europa to promote the best technological projects derived from public research within France that can also benefit manufacturers. The new Techno Market event offers new opportunities for businesses,” says Gilles Talbotier, CEO, Linksium.  The TechnoMarket acts as a genuine market place for VCs and companies ready to invest in innovation.

Free admission code: Use the promotional code SCEU-TBN4U to gain free admission to the show floor (not including conferences or forums).  Register now – attend to connect.

For more information about SEMICON Europa, please visit http://www.semiconeuropa.org