Record Silicon Nanowire MOSFETs: IBM researchers will describe a silicon nanowire (SiNW)-based MOSFET fabrication process that produced gate-all-around (GAA) SiNW devices at sizes compatible with the scaling needs of 10nm CMOS technology. They built a range of GAA SiNW MOSFETs, some of which featured an incredible 30nm SiNW pitch (the spacing between adjacent nanowires) with a gate pitch of 60nm. Devices with a 90nm gate pitch demonstrated the highest performance ever reported for a SiNW device at a gate pitch below 100nm— peak/saturation current of 400/976µA/µm, respectively, at 1 V. Although this work focused on NFETs, the researchers say the same fabrication techniques can be used to produce PFETs as well, opening the door to a potential ultra-dense, high-performance CMOS technology. (Paper #20.2, “Density Scaling with Gate-All-Around Silicon Nanowire MOSFETs for the 10nm Node and Beyond,” S. Bangsaruntip et al, IBM)