Category Archives: 3D Integration

Tessera Technologies, Inc. (Nasdaq: TSRA), announced today that its wholly owned subsidiary Invensas Corporation signed a new technology license and development agreement with Advanced Semiconductor Engineering, Inc. (“ASE”), the world’s largest semiconductor assembly and test service provider, to collaborate on the development and commercialization of Invensas Bond Via Array (BVA) technology.  ASE will move to the final stage of qualification of Invensas BVA vertical interconnect technology for Package-on-Package (PoP) applications and begin engaging customers. With Invensas BVA technology, ASE will be able to meet its customers’ desire for low profile and low cost PoP solutions for current and future generations of application processors aimed at smartphones and tablets.

Consumer demand for smaller and more advanced mobile electronics creates ever more challenging requirements for chip packaging technologies.  Overall package height and assembly cost must be maintained or reduced while accommodating larger and higher performance application processors.  Invensas BVA technology enables device manufacturers to address these competing needs, delivering better performance in smaller packages, all while using existing wire bonding manufacturing infrastructure.

“Tessera is a valued partner for ASE, and we are pleased to expand the technology and business relationship between our two companies,” said Tien Wu, Chief Operating Officer of ASE.  “The Invensas BVA technology will enable us to deliver advanced packaging solutions that will enable us to continue to satisfy our customers’ requirements for integrated, low profile, cost-effective advanced packaging solutions.”

Invensas BVA technology provides the industry with unmatched tolerance to process variations, which translates into improved yield and cost efficiencies.  Further, this technology can be used to provide a cost effective 3D interconnect solution, for System-in-Package (SiP) and a range of other applications.

“We are excited to enter into this agreement with ASE and look forward to continuing to work closely together to proliferate Invensas BVA and future technologies into the market,” said Tom Lacey, CEO, Tessera Technologies, Inc. “This agreement paves the way for both companies to deliver next-generation packaging solutions for a diverse range of end products, including smartphones, tablets, and other mobile electronics.”

The companies anticipate that advanced packaging capabilities featuring Invensas BVA technology will be available to ASE customers in the second half of 2016. For more information on Invensas BVA technology and other Invensas solutions, please visit www.invensas.com or www.tessera.com.

Reflecting the semiconductor industry’s ongoing transition from a focus on geometric scaling to the integration of heterogeneous technologies that will enable the future “smart society,” the annual Symposia on VLSI Technology & Circuits has announced its 2016 program around the theme “Inflections for a Smart Society.” Uniquely positioned at the intersection of IC technology development and the evolving strategies for advanced circuit architecture, the Symposia program will explore the future direction of the microelectronics industry for chipmakers, foundries, and academic researchers.

Focus sessions 

Focus sessions for both Symposia will explore different aspects of this theme. Technology focus sessions include “Systems & Embedded Memory” and “Interconnect & 3D Integration,” addressing the challenges of advanced device design. The Circuits focus sessions are “Industrial & Power Circuit Directions for a Smart Society” and “Innovative Systems for a Smart Society,” examining the development of sensors and power circuits for interconnected systems. Joint focus sessions shared by the Technology and Circuits program include “Smart Power,” “Analog/RF Integration & Design-technology Co-Optimization in CMOS,” “Embedded Memories,” and “Design in Scaled Technologies,” enabling participants from each of the Symposia to share ideas on the intersection of these critical technology areas.

Panel discussions 

Panel discussions provide an opportunity for Symposia participants to interact with leading industry experts in examining critical issues surrounding major industry developments. The Technology panel, “How Moore’s Law, Industry Consolidation and System Trends Are Shaping the Memory Roadmap,” will explore the technical and economic limits of DRAM and NAND Flash memories, along with the system requirements driving future memory technology.

Two Circuits panels approach the Symposia theme with topics focused on innovation and co-optimization at the circuit level, including “Top Circuit Techniques: Life With & Without Them,” which reviews high-impact circuit design techniques; while “It’s All A Common Platform – How Do I Build A Differentiated Product?” which examines how software and hardware co-design, user interface, and other innovations continue to drive competitive products at the circuit level.

A joint Technology & Circuits panel moderated by Professor Subramanian Iyer from UCLA debates the crucial question of how Moore’s Law is being adapted by the IC industry to new business opportunities in the IoT era, in a session titled “More Moore, More than Moore or Mo(o)re Slowly?” with a high profile panel composed of industry executives and experts.

Short Courses 

Full-day short courses by leading industry and academic experts precede each Symposia, enabling participants to more fully explore subjects related to the conference theme, including a Technology Short course, “Inflections in VLSI Technologies – Cloud & Beyond,” with sessions that cover high performance computing, silicon photonics, memory technologies, cloud computing and novel power devices.

Two Circuits short courses are offered, including “Advanced Wirelines Techniques,” which covers 28 – 56Gb/s design standards, low power CMOS, analog NRZ and silicon photonic transceivers, and integrated electronic-photonic communications circuits. A second short course, “Circuit Design in FinFET, FDSOI & Advanced Memory Technologies,” examines the impact of FinFETs in processor design, analog & mixed-signal CMOS and embedded memory designs; as well as UTBB FDSOI technology for SRAM and digital logic. (Short courses require a separate registration fee.)

This year, the annual Symposium on VLSI Technology and Circuits will be held at the Hilton Hawaiian Village, Honolulu, Hawaii from June 13-16, 2016 (Technology) and June 14-17, 2016 (Circuits). This year marks the 36th anniversary for the Symposium on VLSI Technology, and the 30th anniversary for the Symposium on VLSI Circuits. The two conferences have been held together since 1987, providing an opportunity for the world’s top device technologists, circuit and system designers to exchange leading edge research on microelectronics technology, with alternating venues between Hawaii and Japan.

Sponsoring Organizations

The Symposium on VLSI Technology is sponsored by the IEEE Electron Devices Society and the Japan Society of Applied Physics, in cooperation with the IEEE Solid State Circuits Society.

The Symposium on VLSI Circuits is sponsored by the IEEE Solid State Circuits Society and the Japan Society of Applied Physics, in cooperation with the Institute of Electronics, Information and Communication Engineers.

Further Information, Registration and complete program 
Visit: http://www.vlsisymposium.org.

Invensas Corporation, a wholly owned subsidiary of Tessera Technologies, Inc. (Nasdaq: TSRA), announced today that Sandia National Laboratories signed a new license agreement for ZiBond and Direct Bond Interconnect (DBI) technologies. With this license Sandia will have access to the most advanced 3D integration technologies available, for use in a wide range of semiconductor applications.

For more than 60 years, Sandia National Laboratories has been the premier science and engineering laboratory in the United States for national security and innovation. Working closely with U.S. government agencies, private industry and academic institutions, Sandia has led the charge to research, develop and deliver essential technologies used to solve many of the nation’s most important security, climate change and sustainable energy challenges.

“The demand for cost-effective, versatile, 2.5D and 3D integration technologies has risen significantly, as research and commercial enterprises seek to expand overall performance and functionality of electronics products,” said Craig Mitchell, President Invensas Corporation. “ZiBond and DBI technologies are currently deployed in leading edge semiconductor products, and we are pleased to now make them available to Sandia, a premier government research institution.”

ZiBond is a low-temperature homogeneous bonding technology, that enables room temperature die or wafer-level 3D integration, without the need for the application of external pressure. DBI is a low temperature, hybrid bonding technology with integrated electrical interconnects, that offers the industry’s finest pitch and lowest cost-of-ownership 3D interconnect platform.

Both ZiBond and DBI deliver the fastest bonding throughput currently available in the industry, resulting in up to a 15x increase in wafer bonding throughput. Both technologies offer the thinnest available 2.5D and 3D semiconductor assemblies, while reducing wafer warpage, increasing reliability and improving thermal performance. Additionally, low processing temperatures significantly reduce equipment and process cost for high volume manufacturing.

For more information on ZiBond and DBI technologies as well as other Invensas solutions, please visit www.invensas.com or www.tessera.com.

To overcome the current market and technology constraints taking place today within the semiconductor industry, new advanced packaging technologies have been developed by industrial companies. Leaders in the advanced packaging industry have identified new solutions enabling more and more functionalities to be integrated along with many devices in the same package. Yole Développement analysts are currently noting plenty of excitement within the advanced packaging sector: research, innovation and industrialization are the key words of the current industry status.
In this context, NCAP China (NCAP) and Yole Développement (Yole) are pursuing their collaboration and have announced the second Advanced Packaging & System Integration Technology Symposium:
• The symposium will take place in Wuxi, China, on April 21 & 22.
• Click program & registration to see the schedule, list of speakers, abstracts, and more.

In 2014, the first symposium was a notable success: in addition to attracting more than 80 attendees, the show generated numerous valuable discussions, meetings and business collaborations. In 2016, NCAP and Yole are excited to welcome the leaders of the advanced packaging industry for the second time, and are expecting a similar success. They have announced an impressive list of executive speakers including:
•  Li Ming, R&D Director, ASM Pacific technology
•  Ruurd Boomsma, Sr. VP Die Attach & CTO Besi Die Attach & Besi Group
•  Farhang Yazdani, President & CEO, BroadPak Corporation
•  Herb He Huang, Ph.D., Sr. Director, 3DIC & Sensors Technology Development, Corporate R&D Center, Semiconductor Manufacturing International Corporation (SMIC)
•  And many more: the lists of speakers, biographies, and abstracts are available on the i-micronews website. To download the PDF version, click Program & Abstracts.

The collaboration between NCAP & Yole is based on strategic thinking from both organizations. Both names and their international reputation send a strong signal to the advanced packaging community.

NCAP is a technology development center. Its aim is to build up leading edges in advanced packaging by IP licensing and commercialization of technology development and transformation, with a smart combination of the packaging supply chain constraints. This organization has, of course, an important role to play at the national level by developing and supporting valuable advanced packaging expertise and capabilities with local industrial partners.

“The whole advanced packaging industry is facing unbalanced development of semiconductor equipment and materials,” explained Dr. Cao LiQiang, CEO of NCAP. “Prices and cost monitoring are crucial to ensuring the sustainability of the companies.”

For its part, as a “More than Moore” market research and strategy consulting company, Yole is pursuing its research within the advanced packaging world and is expanding its expertise and understanding of this industry, day after day. The number of technology and market reports available each year and dedicated custom collaborations with multiple companies throughout the advanced packaging supply chain show the leadership of the consulting company within this sector.

“At Yole, we expect solid advanced packaging market growth reaching US$30 billion by 2020,” explained Thibault Buisson, Business Unit Manager, Advanced Packaging & Semiconductor Manufacturing at Yole (Source: Status of the Advanced Packaging Industry 2015 report, Yole Développement, November 2015). And he added: “We currently see substantial activity in the Advanced Packaging ecosystem: many companies from different business models are getting involved in this area and the competition is intensifying, New innovative platforms such as System-in-Package, Fan-Out packages and 2.5D/3D technology are changing the industry landscape and turning a new page in Advanced Packaging evolution. This is the motivation behind the organization of the Advanced Packaging & System Integration Symposium. The symposium emphasizes the value transition in packaging and is aimed at providing answers to the current challenges and key questions that the industry is facing today.”

illus_statusadvpackaging_2014-2020revenue_april_1_400x1500

“The Advanced Packaging & System Integration Technology Symposium taking place next week in China is the result of Yole & NCAP powerful collaboration, a combination of both technical know-how and market expertise,” said Jean-Christophe Eloy, President & CEO, Yole Développement. He adds, “It clearly represents a wonderful opportunity for advanced packaging companies to develop, exchange and expand their activities to the advanced packaging industry in China and also in all other countries.”

NCAP and Yole are extremely enthusiastic about the 2nd advanced packaging symposium. Both partners welcome all industry leaders including: Alpha Szenszor, ASE Group, ASM Pacific Technology, Besi, BroadPak, Evatec, EV Group, JCAP, HuaTian Technology, Huawei, Plasma-Therm, Sinyang, SPTS/Orbotech, STATS ChipPAC, Zeta Instruments, and more. To see the full schedule, please click here: Program.

Moreover, on the afternoon, and on a volunteer basis, NCAP will invite the participants to visit its facilites. Program includes NCAP Introduction, Material Consortium Plan Introduction, Lab Tour.
For more information about the schedule and registration, please contact: Clotilde Fabre ([email protected]), Communication Coordinator, at Yole Développement.

Leti, an institute of CEA Tech, today announced the continuation of its collaboration with Qualcomm Technologies, Inc., a subsidiary of Qualcomm Incorporated, to develop CoolCube, Leti’s new sequential integration technology that eliminates the need for through-silicon vias (TSVs) and enables the stacking of active layers of transistors in the third dimension.

The extended project’s goals include building a complete CoolCube ecosystem that takes the technology from design to fabrication.

CoolCube was created by Leti as a unique and innovative device scale-stacking technology that allows the design and fabrication of very high-density and high-performance circuits.

By introducing an innovative stacking process combined with low-temperature transistor processing, the technology allows vertical integration of a transistor without degrading the performance of the transistors beneath or the metal interconnects between the layers of the transistors.

Mobile devices, in which minimal power consumption is key, are the primary segment for chips manufactured with the CoolCube technology. It also enables designers to include back-side imagers in chips, and co-integration of NEMS in a CMOS fabrication process.

Launched in 2014 so that Qualcomm Technologies could evaluate CoolCube’s potential, the project achieved several breakthroughs and original design methodology that demonstrated that it can provide a concrete solution for true 3D chips.*

“The Qualcomm Technologies and Leti teams have demonstrated the potential of this technology for designing and fabricating high-density and high-performance chips for mobile devices,” said Karim Arabi, vice president of engineering, Qualcomm Technologies, Inc. “We are optimistic that this technology could address some of the technology scaling issues and this is why we are extending our collaboration with Leti.”

As part of the collaboration, Qualcomm Technologies and Leti are sharing the technology through flexible, multi-party collaboration programs that will accelerate adoption of the technology.

“This is a new wave that CoolCube is creating and it has been possible thanks to the interest and support of Qualcomm Technologies, which is pushing the technological development in a good direction and sending a strong signal to the microelectronics community,” said Leti CEO Marie Semeria. “Together, we aim to build a complete ecosystem with foundries, equipment suppliers, and EDA and design houses to assemble all the pieces of the puzzle and move the technology into the product-qualification phase.”

The flip chip technology market market is expected to grow from $19.01 billion in 2015 to $31.27 billion by 2022, at a CAGR of 7.1% between 2016 and 2022, according to the new market research report “Flip Chip Technology Market by Wafer Bumping Process (CU Pillar, Lead-Free), Packaging Technology (2D IC, 2.5D IC, 3D IC), Packaging Type (BGA, PGA, LGA, SIP, CSP), Product (Memory, LED, CPU, GPU, SOC), Application and Geography – Global Forecast to 2022,” published by MarketsandMarkets.

The flip chip technology market is driven by factors such as increasing demand for miniaturization and high performance in electronic devices, and strong penetration in consumer electronics sector.

3D IC packaging technology to register the highest growth rate

On the basis of packaging technology, the Flip Chip Technology Market is segmented into 2D IC, 2.5D IC, and 3D IC packaging technology. With the semiconductor technology moving towards integration of diverse chips, 2.5D IC packaging technology and 3D IC packaging technology are becoming the mainstream trend in obtaining the integration objectives. Owing to the growing demand for increasing density, higher bandwidth, and lower power, design teams are expected to adopt 3D ICs with TSVs, which promise ‘more than Moore’ integration by packaging a great deal of functionality into small form factors, while improving performance and reducing costs.

Applications in consumer electronics held the largest market size and would also grow at the highest rate

Smartphones & tablets are observed to have the highest adoption among all the consumer electronic devices, owing to their small form factor and better performance requirements to operate at a higher bandwidth, at a relatively lower cost. The automotive market is expected to grow at a second-highest CAGR rate, catapulting the flip chip technology market further.

The market in Asia-Pacific to grow at the highest rate

The APAC held a large share of the overall flip chip technology market in 2015; moreover, the market in APAC is expected to grow at the highest CAGR between 2016 and 2022. Countries in Asia-Pacific are major manufacturing hubs and are expected to provide ample opportunities for the growth of the flip chip technology. The growing demand for high performance in smartphones and automotive MCUs is driving the market in this region.

Major players in this market are Intel (U.S.), TSMC (Taiwan), Samsung (South Korea), and GlobalFoundries (U.S.), ASE group (Taiwan), Amkor Technology (U.S.), UMC (Taiwan), STATS ChipPAC (Singapore), Powertech Technology (Taiwan), and STMicroelectronics (Switzerland) among others.

On the basis of wafer bumping process, the flip chip technology market is segmented into copper pillar, lead free, tin/lead eutectic solder, and gold stud+ plated solder. The product segment consists of CPU, SoC, GPU, memory, LED, CMOS image sensor, and RF, mixed signal, analog, and power IC. On the basis of application, the market is segmented into consumer electronics, telecommunications, automotive, industrial sector, medical devices, smart technologies, and military and aerospace. The packaging type segment includes FC BGA, FC PGA, FC LGA, FC QFN, FC SiP, and FC CSP. The packaging technology in flip chip has been segmented into 2D IC, 2.5D IC, and 3D IC. This global report gives a detailed view of the market across the four regions, namely, Americas, EuropeAsia-Pacific, and the Rest of the World which includes the Middle East and Africa. The report profiles the 10 most promising players in the flip chip technology market.

Rudolph Technologies, Inc. today announced the availability of new, high-speed 3D metrology on its flagship NSX Series, a highly-flexible inspection and measurement platform for process development and control of die-level interconnects. Already in use by multiple customers worldwide, the NSX Series with high-speed 3D metrology is capable of both high-volume production monitoring and advanced process development.

“The new capability provides a 200-400 percent throughput improvement over our previous Wafer Scanner bump metrology system, and when paired with our Discover Software, provides a complete coplanarity solution for our customers,” said Scott Balak, Rudolph’s director, inspection product management. “With the increasing number of new packaging technologies being developed by foundries, outsourced assembly and test (OSAT) manufacturers, and integrated device manufacturers (IDMs), the flexibility and reliability of this new capability on the trusted NSX Series platform is especially valuable to customers seeking to move rapidly from pilot lines to production.”

Data is collected in seconds from millions of bumps and then analyzed by Rudolph’s Discover Software analysis database. Engineers gain unique insight into critical metrology applications, from both an individual bump point of view or holistically as a wafer, as part of a simultaneous product and process control solution.

“Manufacturers are looking for a more comprehensive and flexible process control solution that provides, not only inspection or bump data, but also usable analytical information about their processes,” said Mike Goodrich, vice president and general manager of Rudolph’s Process Control Group. “Our powerful Discover analysis software provides insight into the process that is otherwise unavailable to process control tool owners. The high-speed 3D bump metrology capability incorporates a three segment optical range, giving our customers the flexibility to control both smaller micro bumps and larger traditional solder bumps with a single inspection and metrology platform. When combined with Rudolph’s advanced automation capability, customers can measure thin and warped wafers without the extra expense of frame and tape mounting.”

Goodrich concluded, “We understand the importance of 3DIC and next-generation packaging processes and we have aggressively pursued development of this comprehensive 3D coplanarity solution to meet our customers’ needs for a cost efficient, multi-functional process control tool.”

Texas Instruments Incorporated (TI) announced that Devan Iyer has been elected vice president of the company. As vice president of worldwide semiconductor packaging, Iyer leads a global team responsible for determining the semiconductor packaging design and technologies that help customers differentiate their products and enable further cost-effective advancements in miniaturization and performance.

“Devan’s technical expertise and commitment to innovation are vital to TI’s growth as we deliver the next wave of advanced packaging solutions to meet customers’ needs,” said Kevin Ritchie, senior vice president of Technology and Manufacturing Group.

Iyer joined TI in 2008 in TI’s Technology and Manufacturing Group as a manager of semiconductor packaging. He most recently served as director of worldwide semiconductor packaging and has more than 22 years of semiconductor industry and R&D experience.

Iyer earned a bachelor’s degree in applied electronics from the University of Kerala in India, as well as a master’s degree in microelectronics from the Indian Institute of Technology Kharagpur in India and a doctoral degree in microelectronics from the Loughborough University of Technology in the United Kingdom.

A look into how the silicide process has evolved over the years, trying to cope with the progress in scaling technology and why it could no longer be of service to finFET devices.

BY ARABINDA DAS, TechInsights. Ottawa, Canada

Samsung and TSMC introduced their finFET devices in 2015 and joined Intel as the semiconductor industry’s three major manufacturers possessing the most advanced technology. Intel’s 14nm finFET 5Y70 processor was commercialized in 2014 and within six months Samsung mass produced their 14nm finFET Exynos 7 7420 SoC. Later that same year, TSMC started supplying their 16nm finFET based devices to Apple. Today Samsung and TSMC both supply their finFET based processors to Apple, which are being used for the iPhone6’s A9 processor.

Since the release of the iPhone6 several blogs and articles have been written about the cost of fabrication, the perfor- mance of tri-gates, the type of work-function materials used by the manufacturers, the dominant supplier for Apple and speculation about the future of finFET devices. TechInsights has performed detailed structural analyses of these three devices and has also tried to understand some of these questions. While comparing these structural reports on finFET devices, one small detail stands out is that a major pillar of semiconductor processing is missing. The silicide process is not being used. Intel stopped using the silicide process in their 22nm finFET “Ivy Bridge” Processor. Samsung and TSMC at 20nm used the existing planar structure and employed NiSi on top of their source and drain regions. But as soon as these two device makers adopted finFET structure in 14 and 16nm nodes they abandoned the thirty year old silicide process. It is interesting to look into how the silicide process has evolved over the years, trying to cope with the progress in scaling technology and finally also why it could not anymore be of service to finFET devices.

The silicide process has been an integral part of semicon- ductor manufacturing since the early 1980s. The first patents were filed by Motorola, Fairchild and IBM. This process is used as an interface between semiconductor material and metals to reduce the contact resistance between tungsten contacts and the source-drain regions or the gate electrode. This parasitic resistance should be minimized to enable higher drive currents in transistors. Silicides have metal-like properties and are made by reacting Si to refractory or near-noble metals. A large number of metals in the periodic table can form silicides. The most common silicides in the semiconductor industry are titanium silicide, tungsten silicide, cobalt silicide, nickel silicide and nickel-platinum silicide. Platinium was used to stabilize the NiSi phase at a specific temperature.

These compositions can exist in various phases and have unique phase diagrams. One particular integration process of silicides, known as self-aligned silicides (also termed ‘salicide’), has played a significant role in bipolar devices, passives and in CMOS devices. In this scheme, no additional mask is needed; the silicide is grown on exposed silicon or polysilicon surfaces and not at all on neighboring dielectric surfaces.

The main steps of growing the silicide are depositing a refractory metal or a near-noble metal on the exposed Si and then annealing in a non-oxidizing atmosphere at a suitable temperature to react the metal with Si. The duration of the thermal cycle should be long enough to convert the majority of the metal to a silicide composition. Several stages of annealing may be completed to stabilize the phase. Thereafter the unreacted metal is removed by wet-etching. For a detailed understanding of silicide process please refer to the book “Silicide technology for integrated circuits” by L.J. Chen or to the lecture notes from Professor Sarsawat from Stanford University [1].

The earliest image of the silicide process in TechInsights’ database is from Intel’s 166 Mhz Pentium microprocessor A80502166 based on a 0.35 μm CMOS process. The die markings of this device suggest that it was made in 1992-93. FIGURE 1 shows a TEM cross-section of a gate employing titanium silicide. The transistors in this device have 0.40 μm thick titanium silicide on top of the gates and silicided diffusions formed using a salicide process.

Screen Shot 2016-03-25 at 1.50.30 PM

The industry realized very quickly that TiSi2 was not easily scalable. It has two phases C49-TiSi2 and C54-TiSi2. The first is formed at temperatures between 350 to 700o C and has a resistivity of 60-80 μΩcm; while the other is formed around 750 ̊ C and has a resistivity lower than C49-TiSi2 (~20 μΩcm). As devices scaled down it became necessary to reduce the thermal budget which had the consequence of forming C49-TiSi2 instead of C54-TiSi2, which resulted in higher contact resistance. Since this was counter-productive, it was time to switch to a new silicide. Intel’s Pentium III “Tualatin” used Co-silicide in a 0.13 μm CMOS process (FIGURE 2).

The next major milestone for silicide processes came at the 90nm node when Intel introduced the concept of raised source and drain for the PMOS transistor in their “Prescott” processor. The raised source and drain regions were formed by etching out portions of the Si substrate at the source and drain regions and then depositing epitaxial layers of Si1-xGex, where x is between 0 and 1. The etching out used both dry and wet chemistry. This concept was an innovative use of the growth rate variability on the bottom surface and on the side walls of the cavity due to the different crystal plane orientations of the silicon substrate. SiGe has a lattice constant that is slightly larger than that of silicon so this epitaxial film induces a large uniaxial compressive strain in the PMOS channel region, resulting in significant hole mobility improvement. But SiGe surfaces were not very suitable for Co-Silicide. Most silicides have much lower free energy than germanides so when the silicide is formed on a Si-Ge alloy the Ge is expelled. This expelled Ge undergoes agglom- eration and increases the contact resistance thus negating the effect of the enhanced mobility. The use of Ni instead of Co was especially beneficial for salici- dation of both Si and SiGe source drain regions because Ni provides a more uniform contact resistance. Moreover, NiSi has the same resistivity as CoSi2 but has smaller Si consumption. FIGURE 3 shows Intel’s 90nm “Prescott” transistor along with NiSi on top of SiGe regions.

Screen Shot 2016-03-25 at 1.50.38 PM

NiSi was the mainstream process for two process nodes (90nm and 65nm) and was employed on top of polysilicon gate as well as on top of the source-drain regions. Around the year 2000, there were even discussions about a fully silicided (FuSi) gate. Then in 2008 Intel introduced the high-k dielectric and metal gate-last (HKMG) process at the 45nm node in their “Penryn” processor. This device did not require any more silicide on top of the gate but only at the source-drain regions. FIGURE 4 shows a TEM cross-section of Intel’s 45nm “Penryn” processor. In these devices, silicide is formed only on top of source and drain regions. The silicide is self-aligned to the sidewall spacer. The surface of the SiGe source-drain regions that is in contact with the silicide has enriched Si concentration to facilitate the silicide process. The nickel silicide depth from the silicon surface is about 65nm.

Screen Shot 2016-03-25 at 1.50.45 PM

Finally, in 2012 Intel commercialized the first finFET device at 22nm in their “Ivy Bridge” (Intel core i5-3550) processor, in this device the silicide process was abandoned. To understand why the silicide process was not employed, it is important to grasp the differences between a tri-gate device and a planar device. Tri-gate brought in several advantages. For example, the effective gate width is proportional to the fin height and can be increased without increasing the device footprint. Additionally, because the gate wraps around the fin, there is better control of the channel. Another benefit is that the walls of the fin offer a different crystallographic plane than the top of the fin. Here, in this integration schemethe PMOS transistors benefit from higher mobility along the fin sidewalls.

The tri-gate integration scheme also brought in several process challenges. Epitaxial SiGe for PMOS and epitaxial Si islands for NMOS must be grown in a recess in a narrow Si fin rather than in the Si substrate. One constraint is due to double patterning, which requires that all the fins be of the same width and pitch; so if a larger gate width is required then multiple fins have to be employed. That means that the gate width is dependent on integer units of fins. This concept of integer units of fins is well illustrated in FIGURE 5, where the I/O transistor of TSMC finFET is shown having several fins connected in parallel.

Screen Shot 2016-03-25 at 1.50.52 PM

Multiple fins connected in parallel imply that the contact to the source-drain regions must have exactly the same contact resistance on multiple fins and this was indeed difficult to guarantee with the silicide process due to the vagaries of the diffusion process. In the Ni silicide process, it is believed that Ni atoms are the dominant diffusing species in Ni monosilicide formation; this property can lead to excessive silicidation on narrow lines. Ni-silicide is sensitive to temperature and often at low temperature a NiSi2 is formed. This phase is usually seen on strained PMOS structures and can create an increase of contact resistance. Non uniform distribution of silicide process was the biggest show-stopper for this old process.

In addition to the silicide process there was also the problem of dopants in the source and drain regions. The thermal process causes undesirable dopant diffusion and leads to the loss of the junction abruptness. Also, thermal processes create thermal budget issues in the integration’s process flow. There could be also other reasons for avoiding the silicide process in finFET devices, like leakage and stress because it is well known that the silicide process has an impact on device properties. Luckily, the technology of in-situ doping was already mature and used for DRAM devices as these volatile memories do not require a silicide process due to leakage concerns. Intel in its 22 nm process flow, most likely used in-situ doping of epitaxial regions along with trench contacts to eliminate the silicide process. This does not mean that other doping techniques like implants and thin film doping were not employed; they were probably used during different parts of the process flow. Intel did mention at IEDM 2014 that thin film doping method was used for 14nm finFET devices.

The introduction of trench contact, which ensure equal and low contact resistance to multiple fins was the ultimate reason not to use the silicide process in FinFETs. The integration flow is described in FIGURE 6. First, multiple parallel fins are formed. Each fin is separated from its neighbors by the STI-oxide. On these fins a sacrificial poly-silicon gate structure is made that runs perpendicular to the fins. On portions of the fin not covered by the gate, cavities are etched by using a line mask or a self-aligned process. Recesses in the fins are made by selectively etching the silicon. In-situ doped epitaxial layers are then grown to form source-drain regions. These epitaxial layers extend beyond the fin width and may even merge to form a continuous layer. The epitaxial layers do not extend above the surface of the fin. Subsequently, the poly-silicon gate is removed and the high-k-metal-gate (HKMG) formed in its place. A dielectric layer is deposited on top of the gates and the fins. The dielectric layer is patterned to form trenches running parallel to the gate. The integration scheme further includes etching a trench in the epitaxial layers and then filling the trench with tungsten to form trench contacts.

Screen Shot 2016-03-25 at 1.51.19 PM

 

FIGURE 7 shows the cross-sectional schematic diagram of how the trench contacts are embedded or well anchored in the epitaxial layers.

Screen Shot 2016-03-25 at 1.51.04 PM Screen Shot 2016-03-25 at 1.51.12 PM

Cross-sectional images parallel to the fins of the three 1x node finFETs from Intel, Samsung and TSMC are collected in FIGURES 8a, 8b and 8c, respectively. The cross-section is made along one of the fins. The important point to note is that the trench contact at the surface of the source and drain regions is surrounded on three sides. It is more pronounced in the case of Samsung’s device. The tungsten metal lines that run parallel to the gate, form the contacts for source-drain regions and are well anchored in the epitaxial layers. This increases the surface area of the contact and reduces the contact resistance.

Screen Shot 2016-03-25 at 1.51.29 PM

FIGURE 9 shows the cross-section of the 16nm finFETs from TSMC in the direction perpendicular to the fins. In this direction the epitaxial regions could be designed to merge or extend beyond the fin width and thus increase the contact region with the metal contact. This increased contact region reduces the contact resistance.

Screen Shot 2016-03-25 at 1.51.36 PM

The silicide process has a long history in the semicon- ductor industry; it has evolved through many phases from tungsten silicide to titanium silicide to cobalt-silicide to nickel silicide. But it could not be used for finFET devices. As for these devices, multiple fins may be used to form a single transistor, which implies that the contacts to all these fins have the exact same contact resistance. This is difficult to control in a process that is purely based on diffusion like the silicide process. So after 30 or more years of service it is time that the silicide process takes retirement and leaves the future to trench contacts and in-situ doping; however, there is always a possibility its use may be prolonged especially if the silicidation can be localized only inside the trench contact and not over the entire surface of the source-drain regions. Trench contacts will most likely be used in the next 10nm node but sub 10nm node, if new concepts like nanowire or new materials are introduced, the semiconductor industry is likely to innovate some other designs.

ARABINDA DAS is a Senior Process Analyst in the Technical Services division of TechInsights, Ottawa, Canada, [email protected]

Amkor Technology Inc. (Nasdaq: AMKR), a semiconductor packaging and test service provider, this week announced it has shipped 700 million RF and front-end advanced system-in-package (SiP) modules for mobile device applications.

“Reaching this milestone affirms our leadership role in advanced SiP technologies,” said Steve Kelley, CEO and President of Amkor Technology Inc. “Our broad technology portfolio and engineering talent make Amkor an excellent choice for customers seeking high-performance, miniaturized solutions. In addition to building today’s laminate-based SiPs, we are also developing wafer-level SiP technology to enable the next generation of thinner, higher-performance electronic products.”

An advanced SiP module is composed of multiple semiconductor components with different functionalities which are combined into a single integrated circuit (“IC”) package. Advanced SiPs allow designers to squeeze more functionality into a smaller space, while increasing system performance and lowering system power consumption. Advanced SiPs use a variety of interconnect technologies including wire-bond, flip chip, copper pillars and through silicon vias (TSVs).

Amkor’s laminate-based SiPs are manufactured in high volumes and have fast cycle-time, making them very cost-effective. The company’s wafer-based Silicon Wafer Integrated Fan-out (SWIFT™) and Silicon-less Integrated Module (SLIM™) technologies provide thinner packages at finer line/space geometries and higher densities than laminate-based SiPs. Both SWIFT and SLIM offer a lower-cost alternative to TSV-based 2.5D and 3D packaging.