Issue



Is 3D packaging where it needs to be?


09/01/2011







More than a hundred attendees gathered at a Suss MicroTec workshop at this year's SEMICON West ("3D Integration: Are we there yet?") to hear technical experts from around the globe to present updates on the status of 3D IC packaging.


Eric Beyne of IMEC addressed the technical issues of carrier systems for 3D through-silicon via (TSV) thinning and backside processing, pointing out that right now silicon carriers are favored over glass because: (1) the glass must be CTE matched to silicon over a large temperature range, (2) the high cost of ground to tight TTV specification, and (3) a negative effect on plasma-based post-grinding backside processes due to its low thermal conductivity. After alignment and temporary bonding, Beyne recommends the use of use of in-line metrology to insure bonding integrity before grinding occurs.



Rama Puligadda, division manager for advanced materials R&D for Brewer Science, indicated that their Zonebond room-temperature debonding process is meeting all customer requirements and is moving toward full commercial introduction. The Zonebond process basically uses a 2.5mm ring of adhesive to hold the wafer in place for grinding and backside processing. This allows for easier subsequent debonding. The thin wafers are released from the carrier at room temperature after mounting on a film frame.


Stephen Pateras, product marketing director at Mentor Graphics, pointed out that TSVs can be used to create test access paths so that all BIST resources can be accessed on any device. Pateras also concludes that all EDA players need to support common test access infrastructures since this will be required to stack die from difference sources.


Eric Strid of Cascade Microtech revealed that the company is producing lithographically printed probe cards by MEMS techniques capable of 6??m sq. x 20??m high probe tips on 40??m pitch for testing dense 3D IC pads. "Such technology allows scalability to lower cost and finer pitches," he said, adding that these probe cards "are being sold in research quantities." Standard pad locations are required for vendor interchangeability, and "standard materials specs for pads are needed in terms of materials, thickness and flatness," he reported.


Stefan Lutter, bonder project manager for Suss MicroTec, discussed the company's open platform approach, which is capable of using any of the following bond/debond technologies. They see temporary bonding trending toward the newer room-temperature (RT) release processes.


Suss' new product introduction is a HVM debonder/cleaner line for the new RT release processes. ??? Dr. Phil Garrou, contributing editor


Solid State Technology | Volume 54 | Issue 8 | August/September 2011


More Solid State Technology Current Issue Articles

More Solid State Technology Archives Issue Articles