Tag Archives: Top Story Left

The recent acquisition of Freescale Semiconductor by NXP Semiconductors would catapult the merged entity into the world’s eighth-largest chipmaker, positioning the newly minted giant for an even more formidable presence in key industrial sectors, according to IHS, a global source of critical information and insight.

Prior to the merger, NXP ranked 15th in revenue and Freescale 18th. With combined revenue last year of approximately $10 billion, the resulting new company would have surpassed Broadcom. Only Intel, Samsung Electronics, Qualcomm, SK Hynix, Micron Technology, Texas Instruments and Toshiba would have been bigger, as shown in the table below.

Global Top 10 Semiconductor Makers’ Revenue Share

2014 Company  Revenue Share
Rank
1 Intel 14.14%
2 Samsung Electronics 10.77%
3 Qualcomm 5.46%
4 SK Hynix 4.56%
5 Micron Technology 4.56%
6 Texas Instruments 3.46%
7 Toshiba 2.90%
8 NXP-Freescale (Merged) 2.83%
9 Broadcom 2.38%
10 STMicroelectronics 2.10%

 

“The merged company’s strength will be especially apparent in automotive-specific analog applications,” said Dale Ford, vice president and chief analyst at IHS. “Automotive products clearly will be the biggest convergence resulting from a merged product portfolio of the Dutch-based NXP and its smaller U.S. rival.”

The amalgamated NXP-Freescale would place the company in second place in the area of microcontroller units (MCUs), which are integrated circuits for embedded and automatically controlled applications, including automotive engine-control systems.  The merged company could also affect the digital signal processing (DSP) market, where Texas Instruments reigns supreme. DSPs are an important component in the audio and video handling of digital signals used in myriad applications, including mobile-phone speech transmission, computer graphics and MP3 compression.

“While both NXP and Freescale boast diverse portfolios with complementary products, the high-performance lines of the two chipmakers have very different target solutions,” said Tom Hackenberg, senior analyst for MCUs and microprocessors at IHS.

Freescale has been a key strategic provider of high-reliability automotive, telecomm infrastructure and industrial solutions, including both application-specific and general-purpose products that go after high-performance applications. NXP’s broad portfolio, by comparison, has strategically targeted precision analog and low-power portable-device applications, most of which are directed at portable wireless, automotive infotainment, consumer components and a complementary base of industrial components, including secure MCUs for smart cards. Even in the auto industry, where the two companies both focus on infotainment, their technologies harmonize: NXP dominates the radio market, while Freescale fills a large demand for low- to midrange center-stack processors and instrument cluster controllers.

“The most significant processor competition will likely occur in low-power connectivity solutions, where both chipmakers offer competitive connectivity MCUs,” said Hackenberg. “In particular, the newly merged company will be well-positioned to make groundbreaking advances in the human-machine interface market.”

Freescale recently began developing its portfolio of vision-related intellectual property with Canadian maker CogniVue, used in advanced driver assistance systems (ADAS). For its part, NXP has solid voice-processing expertise. Both companies overall have strong sensor fusion intellectual property, with each maker tending toward different applications. “The resulting combination could offer strategic symmetry in combined vision-, voice- and motion-controlled systems,” Hackenberg added.

Another important aspect of the merger is that Freescale is a near-exclusive source for power architecture processors and processor intellectual property. Although its market share overall is small compared to x86 and ARM, Freescale plays a significant role in the military aerospace industry, where many high-reliability equipment controls rely on power architecture. “While the acquisition of Freescale by a foreign owner is unlikely to be a deal breaker, the development could have some bearing on the approval process in the military, as it will now involve a non-U.S. company possessing ownership of its primary source of military aerospace specific Power Architecture,” Hackenberg noted.

Samsung, Apple and Chinese OEMs will drive revenue in the light sensor market to grow 16 percent between 2013 and 2016, according to a new report released today from IHS Inc., a global source of critical information and insight.

The latest MEMS & Sensors report from IHS, Shining a Light on a Colourful Market, found that revenues will reach $767 million in 2016, a 16 percent rise in three years (2013 to 2016).

“Between 2013 and 2015, there has been a rapid adoption of light sensor units, mostly thanks to Samsung,” said Marwan Boustany, senior analyst for MEMS and Sensors at IHS Technology. “Samsung has led the mass adoption of RGB sensors, gesture sensors, optical pulse sensors and even UV sensors in this timeframe.”

Apple and Samsung lead the pack, but Chinese firms are on their heels

In 2014, Samsung accounted for 43 percent of light sensor spending in handsets. The company spent $271.8 million on light sensors in 2014, with a sizeable portion of this coming from the apathetically received pulse sensor.

Apple is the second largest buyer of light sensors after Samsung and spent $129.5 million in 2014. Apple accounted for 19 percent of light sensor spending in handsets in 2014 because Apple uses custom and high performance parts. IHS forecasts that by 2017, Apple will adopt a 3-in-1 package because solutions that offer both the size and performance it seeks should be available by this time.

Chinese Original Equipment Manufacturers (OEMs) represented 23 percent of light sensor spending in 2014, mostly on standard low cost components and a small percentage of high cost, high performance parts.

“The Chinese market remains a place where anything and everything can be tried as companies try to find any and every means to differentiate or at least match flagships from Samsung and Apple,” Boustany said. “Chinese OEMs are also characterized by preferring to have several suppliers for their sensors, ranging from three to six or more suppliers. The Chinese market is very competitive with price being the key element for most OEMs.”

Top sensor suppliers and new champions

Ams claimed the top spot in terms of revenue and units thanks to its range of customers and its key design wins with Samsung flagships and its spread across Apple products. Ams shipped 744 million sensors in 2014.

Maxim followed in second place. “Maxim managed to be a top performer in the consumer light sensor market, with 132 million light sensors shipped in 2014, with the majority of these being optical pulse sensors going into Samsung’s flagship devices.

The important news in 2014 is the rapid rise of companies like Sitronix, Elan and Everlight. “Sitronix has been successful at being a second or third source to a range of top tier companies, which means it can grow safely and rapidly,” Boustany said. “In 2014, it achieved about $25 million for a 69 percent revenue growth.”

Light_sensor_units_-_IHS_Technology

SEMI today announced an update of the SEMI World Fab Forecast report which updates outlooks for 2015 and 2016. The SEMI report reveals that fab equipment spending in 2014 increased almost 20 percent and will rise 15 percent in 2015, increasing only 2-4 percent in 2016. Since November 2014, SEMI has made 270 updates on its World Fab Forecast report, which tracks fab spending for construction and equipment, as well as capacity changes, and technology nodes transitions and product type changes by fab.

2013

2014

2015

2016

Fab equipment*

$29.4

$35.2

$40.5

$41 to $42

Change % Fab equipment

-10.0%

19.8%

15.0%

2% to 4%

Fab construction US$

$8.8

$7.7

$5.2

$6.9

Change % construction

13.6%

-11.0%

-32.0%

+32.0%

* Chart US$, in billions; Source: SEMI, March 2015

The SEMI World Fab Forecast and its related Fab Database reports track any equipment needed to ramp fabs, upgrade technology nodes, and expand or change wafer size, including new equipment, used equipment, or in-house equipment and spending on facilities for installation.

Fab spending, such as construction spending and equipment spending, are fractions of a company’s total capital expenditure (capex). Typically, if capex shows a trend to increase, fab spending will follow.  Capex for most of the large semiconductor companies is expected to increase by 8 percent in 2015, and grow another 3 percent in 2016. These increases are driven by new fab construction projects and also ramp of new technology nodes. Spending on construction projects, which typically represents new cleanroom projects, will experience a significant -32 percent decline in 2015, but is expected to rebound by 32 percent in 2016.

Comparing regions across the world, according to SEMI, the highest fab equipment spending in 2015 will occur in Taiwan, with US$ 11.9 billion, followed by Korea with US$ 9 billion.  The region with third largest spending, the Americas, is forecast to spend about US$ 7 billion.  Yet growth will decline in the Americas, by 12 percent in 2015, and decline by 12 percent in 2016 again.  Fourth in spending is China, with US$ 4.7 billion in 2015 and US$ 4.2 billion in 2016. In other regions, Japan’s spending will grow by about 6 percent in 2015, to US$ 4 billion; and 2 percent in 2016, to US$ 4.2 billion.  The Europe/Mideast region will see growth of about 20 percent (US$ 2.7 billion) in 2015 and over 30 percent (US$ 3.5 billion) in 2016. South East Asia is expected to grow by about 15 percent (US$ 1.3 billion) in 2015 and 70 percent (US$ 2.2 billion) in 2016.

2015 is expected to be the second consecutive year in equipment spending growth. SEMI’s positive outlook for the year is based on spending trends tracked as part of our fab investment research. The “bottom’s up” company-by-company and fab-by-fab approach points to strong investments by foundries and memory companies driving this year’s growth.

The SEMI World Fab Forecast Report lists over 40 facilities making DRAM products. Many facilities have major spending for equipment and construction planned for 2015.

By Shannon Davis, Web Editor

Chipmaker NXP Semiconductors NV announced Sunday night that it has agreed to buy Freescale Semiconductor Ltd for $11.8 billion and merge business operations. The combined enterprise values at just over $40 billion and will create a new leader in the auto and industrial semiconductor markets.

“Financially, this deal makes sense. By being bigger, you limit the impact of the product cycles and volatile end markets,” said RBC analyst Doug Freedman.

NXP and Freescale shares were trading about 16 and 11 percent higher, respectively, on Monday morning, reflecting investors’ confidence in the deal. NXP anticipates achieving cost savings of $200 million in the first full year after closing the transaction, with a clear path to $500 million of annual cost synergies. Freescale shareholders will receive $6.25 in cash and 0.3521 of an NXP ordinary share for each Freescale common share held at the close of the transaction.

This deal is the fourth semiconductor merger and acquisition so far this year, and it will be the biggest of these by far.

Last month, Avago Technologies agreed to would buy wireless networking company Emulex Corp for more than $600 million, while MaxLinear said it would buy Entropic Communications Inc for $287 million. In January, Lattice Semiconductor announced the acquisition of Silicon Image for $600 million.

Freescale was originally created as a division of Motorola in 1948, which would become one of the world’s first semiconductor businesses. Freescale would eventually leave Motorola in 2004, to be acquired in 2006 by Blackstone Group LP, Carlyle Group LP, TPG and Permira. Now based out of Austin, Texas, Freescale currently operates in more than 25 countries, while generating net sales of $4.6 billion in 2014.

NXP is based in Eindhoven, the Netherlands and has operation in more than 25 countries, generating revenue of $5.7 billion in 2014.

“In the short-term, we will continue to benefit with the secular trend of increasing semiconductor content in auto market. The trend has a positive effect on both companies’ portfolio of products. Longer term, the merged company is superbly positioned to become the thought leader in the merging areas of secure cars and Advanced Driver Assistance Systems to facilitate smarter driving,” NXP said on a Monday investor call.

The transaction is expected to close the second half of the 2015 calendar year, after which Freescale shareholders will own approximately 32 percent of the combined company.

Credit Suisse acted as financial adviser to NXP, while Morgan Stanley advised Freescale.

Even as smartphone panel resolution continues to rise, and as display sizes continue to grow, panel manufacturers are facing pressure to reduce prices. According to the Quarterly Mobile Phone Display Shipment and Forecast Report from IHS, a global source of critical information and insight, total mobile phone display shipments are estimated to reach a new record high of 2 billion units in 2014. Average smartphone display prices declined nearly 14 percent year-over-year (YoY) from $22 per module in 2013 to $19 in 2014. IHS Technology forecasts another double-digit fall for smartphone display prices in 2015, resulting in a blended ASP of about $17.

“While smartphone display resolution and sizes reach new milestones, panel makers are still being challenged to reduce display module prices,” said Terry Yu, analyst for small and medium displays and display technologies for IHS Technology, formerly with DisplaySearch. “Shipment and manufacturing of panels using various display technologies like a-Si, Oxide, LTPS and AMOLED continues to rise, while pricing continues to decline. The sharpest smartphone average panel price declines occurred in 2014, and this trend of double-digit declines is expected to continue in 2015.”

Panel makers (like Tianma, BOE, InfoVision, and Japan Display Inc. (JDI) via their subsidiary TDI) are all promoting their products to Chinese smartphone makers with aggressive pricing strategies. Chinese smartphone makers are agile enough to use economies of scale and their strong market position to better negotiate display prices. On the supply side, LTPS LCD manufacturing capacity is increasing in all regions. Taiwanese panel suppliers are aggressively shifting production of smartphone panels to Gen 5 fabs, as well. These factors are adding pressure to reduce prices.

According to the Monthly Smartphone and Tablet PC FPD Pricing Report, 5-inch LTPS TFT LCD FHD (1920×1080) smartphone panels with IPS/FFS LCD technology, experienced a decline of 30 percent YoY, from $30 in December 2013 to $21 in December 2014. “Smartphone ASPs will continue to drop substantially in the first quarter of 2015, which is a traditionally slow season for smartphone display panel purchasing,” Yu said.

ihs smartphone displays

The 5-inch 720 HD (1280×720 pixels) module is the most popular smartphone display size in China, helping the format to gain over 40 percent market share in the market global 5.x-inch space during 2014. “Most brands are promoting low-priced, high-specification models with these displays, especially on e-commerce platforms,” Yu said. “China is the major battlefield for 5-inch smartphone displays. Demand for these displays is very strong, but they face strong competitive price pressure in the set market.”

In China’s open market, prices for 5-inch 720HD panels declined significantly to just under $12 in December 2014. Business agreements aside, market pricing for low-specification 5.x-inch panels is expected to decline to about $11 by March 2015. Prices of some low-grade specifications panels (lower brightness requirement) could decline to below $10 by the same period.

Due to the booming demand for LTPS LCD in China, panel makers are expected to continue expanding their LTPS manufacturing capacities & shipment.

“By the end of 2016, new fab investments by AUO, BOE, China Star, Tianma, and Foxconn will result in at least five Gen 6 LTPS fabs running in China and Taiwan, which may induce more pressure to reduce smartphone ASPs in the future,” Yu said.

Another price-reduction pressure in the smartphone display market comes from aggressive smartphone end-market pricing by Chinese smartphone brands. According to the Monthly Smartphone and Tablet PC FPD Pricing Report, after the introduction of the iPhone 6 Plus with its 5.5-inch FHD display, more Android-based premium models are expected to come equipped with wide-quad high-definition (WQHD) (2560×1440) displays driving FHD models down into the mid-range segment with lower pricing.

On December 23, 2014, Meizu, a rising brand in China, introduced its new “No Blue Note” smartphone, which was equipped with a 5.5-inch FHD display from Taiwan, which sells for just CNY 999 ($161). This model and pricing has been cited by many in the industry as a warning for upcoming price competition in 2015. “Facing ASP pressures, display cost reduction will be the top priority for the panel makers, especially through more effective production yield rate management and improvements in component performance,” Yu said.

By Jeff Dorsch, Contributing Editor

Applied Materials on Wednesday reported that its proposed merger with Tokyo Electron Ltd. (TEL) is still under way, without giving a deadline or expected date of conclusion.

President and CEO Gary Dickerson said the company is “making progress with regulators” and plans to “complete the merger as soon as possible.” He declined to elaborate on that point, on advice of its attorneys.

Applied and TEL teams are working together to fulfill “the strategic opportunity this merger creates,” Dickerson said.

For the fiscal first quarter ended January 25, Applied received orders of $2.27 billion, up 1 percent from the fourth fiscal quarter and down 1 percent from a year earlier. The company posted sales of $2.36 billion, an increase of 4 percent from Q4 and up 8 percent from a year ago. Net income was $338 million, up 21 percent from the previous year’s $279 million.

“Major technology inflections in semiconductor and display are creating new growth opportunities for Applied`s precision materials engineering products and services,” Dickerson said in a statement. “With focus and execution, we are gaining momentum toward our long-term strategic goals, and this progress will be accelerated by our planned merger with Tokyo Electron.”

Applied forecasts sales in the second fiscal quarter will be flat to up a couple of percentage points from Q1. Dickerson said memory chips will drive demand for equipment in the fiscal first half, and the second half will see growth from foundries placing orders for equipment to be used in producing devices with FinFETs.

Leading industry experts provide their perspectives on what to expect in 2015. 3D devices and 3D integration, rising process complexity and “big data” are among the hot topics.

Entering the 3D era

Ghanayem_SSteve Ghanayem, vice president, general manager, Transistor and Interconnect Group, Applied Materials

This year, the semiconductor industry celebrates the 50th anniversary of Moore’s Law. We are at the onset of the 3D era. We expect to see broad adoption of 3D FinFETs in logic and foundry. Investments in 3D NAND manufacturing are expanding as this technology takes hold. This historic 3D transformation impacting both logic and memory devices underscores the aggressive pace of technology innovation in the age of mobility. The benefits of going 3D — lower power consumption, increased processing performance, denser storage capacity and smaller form factors — are essential for the industry to enable new mobility, connectivity and Internet of Things applications.

The semiconductor equipment industry plays a major role in enabling this 3D transformation through new materials, capabilities and processes. Fabricating leading-edge 3D FinFET and NAND devices adds complexity in chip manufacturing that has soared with each node transition. The 3D structure poses unique challenges for deposition, etch, planarization, materials modification and selective processes to create a yielding device, requiring significant innovations in critical dimension control, structural integrity and interface preparation. As chips get smaller and more complex, variations accumulate while process tolerances shrink, eroding performance and yields. Chipmakers need cost-effective solutions to rapidly ramp device yield to maintain the cadence of Moore’s Law. Given these challenges, 2015 will be the year when precision materials engineering technologies are put to the test to demonstrate high-volume manufacturing capabilities for 3D devices.

Achieving excellent device performance and yield for 3D devices demands equipment engineering expertise leveraging decades of knowledge to deliver the optimal system architecture with wide process window. Process technology innovation and new materials with atomic-scale precision are vital for transistor, interconnect and patterning applications. For instance, transistor fabrication requires precise control of fin width, limiting variation from etching to lithography. Contact formation requires precision metal film deposition and atomic-level interface control, critical to lowering contact resistance. In interconnect, new materials such as cobalt are needed to improve gap fill and reliability of narrow lines as density increases with each technology node. Looking forward, these precision materials engineering technologies will be the foundation for continued materials-enabled scaling for many years to come.

Increasing process complexity and opportunities for innovation

trafasBrian Trafas, Chief Marketing Officer, KLA-Tencor Corporation

The 2014 calendar year started with promise and optimism for the semiconductor industry, and it concluded with similar sentiments. While the concern of financial risk and industry consolidation interjects itself at times to overshadow the industry, there is much to be positive about as we arrive in the new year. From increases in equipment spending and revenue in the materials market, to record level silicon wafer shipments projections, 2015 forecasts all point in the right direction. Industry players are also doing their part to address new challenges, creating strategies to overcome complexities associated with innovative techniques, such as multipatterning and 3D architectures.

The semiconductor industry continues to explore new technologies, including 3DIC, TSV, and FinFETs, which carry challenges that also happen to represent opportunities. First, for memory as well as foundry logic, the need for multipatterning to extend lithography is a key focus. We’re seeing some of the value of a traditional lithography tool shifting into some of the non-litho processing steps. As such, customers need to monitor litho and non-litho sources of error and critical defects to be able to yield successfully at next generation nodes.  To enable successful yields with decreasing patterning process windows, it is essential to address all sources of error to provide feed forward and feed backward correctly.

The transition from 2D to 3D in memory and logic is another focus area.  3D leads to tighter process margins because of the added steps and complexity.  Addressing specific yield issues associated with 3D is a great opportunity for companies that can provide value in addressing the challenges customers are facing with these unique architectures.

The wearable, intelligent mobile and IoT markets are continuing to grow rapidly and bring new opportunities. We expect the IoT will drive higher levels of semiconductor content and contribute to future growth in the industry. The demand for these types of devices will add to the entire value chain including semiconductor devices but also software and services.  The semiconductor content in these devices can provide growth opportunities for microcontrollers and embedded processors as well sensing semiconductor devices.

Critical to our industry’s success is tight collaboration among peers and with customers. With such complexity to the market and IC technology, it is very important to work together to understand challenges and identify where there are opportunities to provide value to customers, ultimately helping them to make the right investments and meet their ramps.

Controlling manufacturing variability key to success at 10nm

Rick_Gottscho_Lam_ResearchRichard Gottscho, Ph.D., Executive Vice President, Global Products, Lam Research Corporation 

This year, the semiconductor industry should see the emergence of chip-making at the 10nm technology node. When building devices with geometries this small, controlling manufacturing process variability is essential and most challenging since variation tolerance scales with device dimensions.

Controlling variability has always been important for improving yield and device performance. With every advance in technology and change in design rule, tighter process controls are needed to achieve these benefits. At the 22/20nm technology node, for instance, variation tolerance for CDs (critical dimensions) can be as small as one nanometer, or about 14 atomic layers; for the 10nm node, it can be less than 0.5nm, or just 3 – 4 atomic layers. Innovations that drive continuous scaling to sub-20nm nodes, such as 3D FinFET devices and double/quadruple patterning schemes, add to the challenge of reducing variability. For example, multiple patterning processes require more stringent control of each step because additional process steps are needed to create the initial mask:  more steps mean more variability overall. Multiple patterning puts greater constraints not only on lithography, but also on deposition and etching.

Three types of process variation must be addressed:  within each die or integrated circuit at an atomic level, from die to die (across the wafer), and from wafer to wafer (within a lot, lot to lot, chamber to chamber, and fab to fab). At the device level, controlling CD variation to within a few atoms will increasingly require the application of technologies such as atomic layer deposition (ALD) and atomic layer etching (ALE). Historically, some of these processes were deemed too slow for commercial production. Fortunately, we now have cost-effective solutions, and they are finding their way into volume manufacturing.

To complement these capabilities, advanced process control (APC) will be incorporated into systems to tune chemical and electrical gradients across the wafer, further reducing die-to-die variation. In addition, chamber matching has never been more important. Big data analytics and subsystem diagnostics are being developed and deployed to ensure that every system in a fab produces wafers with the same process results to atomic precision.

Looking ahead, we expect these new capabilities for advanced variability control to move into production environments sometime this year, enabling 10nm-node device fabrication.

2015: The year 3D-IC integration finally comes of age

SONY DSCPaul Lindner, Executive Technology Director, EV Group

2015 will mark an important turning point in the course of 3D-IC technology adoption, as the semiconductor industry moves 3D-IC fully out of development and prototyping stages onto the production floor. In several applications, this transition is already taking place. To date, at least a dozen components in a typical smart phone employing 3D-IC manufacturing technologies. While the application processor and memory in these smart devices continue to be stacked at a package level (POP), many other device components—including image sensors, MEMS, RF front end and filter devices—are now realizing the promise of 3D-IC, namely reduced form factor, increased performance and most importantly reduced manufacturing cost.

The increasing adoption of wearable mobile consumer products will also accelerate the need for higher density integration and reduced form factor, particularly with respect to MEMS devices. More functionality will be integrated both within the same device as well as within one package via 3D stacking. Nine-axis international measurement units (IMUs, which comprise three accelerometers, three gyroscopes and three magnetic axes) will see reductions in size, cost, power consumption and ease of integration.

On the other side of the data stream at data centers, expect to see new developments around 3D-IC technology coming to market in 2015 as well. Compound semiconductors integrated with photonics and CMOS will trigger the replacement of copper wiring with optical fibers to drive down power consumption and electricity costs, thanks to 3D stacking technologies. The recent introduction of stacked DRAM with high-performance microprocessors, such as Intel’s Knights Landing processor, already demonstrate how 3D-IC technology is finally delivering on its promises across many different applications.

Across these various applications that are integrating stacked 3D-IC architectures, wafer bonding will play a key role. This is true for 3D-ICs integrating through silicon vias (TSVs), where temporary bonding in the manufacturing flow or permanent bonding at the wafer-level is essential. It’s the case for reducing power consumption in wearable products integrating MEMS devices, where encapsulating higher vacuum levels will enable low-power operation of gyroscopes. Finally, wafer-level hybrid fusion bonding—a technology that permanently connects wafers both mechanically and electrically in a single process step and supports the development of thinner devices by eliminating adhesive thickness and the need for bumps and pillars—is one of the promising new processes that we expect to see utilized in device manufacturing starting in 2015.

2015: Curvilinear Shapes Are Coming

Aki_Fujimura_D2S_midresAki Fujimura, CEO, D2S

For the semiconductor industry, 2015 will be the start of one of the most interesting periods in the history of Moore’s Law. For the first time in two decades, the fundamental machine architecture of the mask writer is going to change over the next few years—from Variable Shaped Beam (VSB) to multi-beam. Multi-beam mask writing is likely the final frontier—the technology that will take us to the end of the Moore’s Law era. The write times associated with multi-beam writers are constant regardless of the complexity of the mask patterns, and this changes everything. It will open up a new world of opportunities for complex mask making that make trade-offs between design rules, mask/wafer yields and mask write-times a thing of the past. The upstream effects of this may yet be underappreciated.

While high-volume production of multi-beam mask writing machines may not arrive in time for the 10nm node, the industry is expressing little doubt of its arrival by the 7nm node. Since transitions of this magnitude take several years to successfully permeate through the ecosystem, 2015 is the right time to start preparing for the impact of this change.  Multi-beam mask writing enables the creation of very complex mask shapes (even ideal curvilinear shapes). When used in conjunction with optical proximity correction (OPC), inverse lithography technology (ILT) and pixelated masks, this enables more precise wafer writing with improved process margin.  Improving process margin on both the mask and wafer will allow design rules to be tighter, which will re-activate the transistor-density benefit of Moore’s Law.

The prospect of multi-beam mask writing makes it clear that OPC needs to yield better wafer quality by taking advantage of complex mask shapes. This clear direction for the future and the need for more process margin and overlay accuracy at the 10nm node aligns to require complex mask shapes at 10nm. Technologies such as model-based mask data preparation (MB-MDP) will take center stage in 2015 as a bridge to 10nm using VSB mask writing.

Whether for VSB mask writing or for multi-beam mask writing, the shapes we need to write on masks are increasingly complex, increasingly curvilinear, and smaller in minimum width and space. The overwhelming trend in mask data preparation is the shift from deterministic, rule-based, geometric, context-independent, shape-modulated, rectangular processing to statistical, simulation-based, context-dependent, dose- and shape-modulated, any-shape processing. We will all be witnesses to the start of this fundamental change as 2015 unfolds. It will be a very exciting time indeed.

Data integration and advanced packaging driving growth in 2015

mike_plisinski_hiMike Plisinski, Chief Operating Officer, Rudolph Technologies, Inc.

We see two important trends that we expect to have major impact in 2015. The first is a continuing investment in developing and implementing 3D integration and advanced packaging processes, driven not only by the demand for more power and functionality in smaller volumes, but also by the dramatic escalation in the number and density I/O lines per die. This includes not only through silicon vias, but also copper pillar bumps, fan-out packaging, hyper-efficient panel-based packaging processes that use dedicated lithography system on rectangular substrates. As the back end adopts and adapts processes from the front end, the lines that have traditionally separated these areas are blurring. Advanced packaging processes require significantly more inspection and control than conventional packaging and this trend is still only in its early stages.

The other trend has a broader impact on the market as a whole. As consumer electronics becomes a more predominant driver of our industry, manufacturers are under increasing pressure to ramp new products faster and at higher volumes than ever before. Winning or losing an order from a mega cell phone manufacturer can make or break a year, and those orders are being won based on technology and quality, not only price as in the past. This is forcing manufacturers to look for more comprehensive solutions to their process challenges. Instead of buying a tool that meets certain criteria of their established infrastructure, then getting IT to connect it and interpret the data and write the charts and reports for the process engineers so they can use the tool, manufacturers are now pushing much of this onto their vendors, saying, “We want you to provide a working tool that’s going to meet these specs right away and provide us the information we need to adjust and control our process going forward.” They want information, not just data.

Rudolph has made, and will continue to make, major investments in the development of automated analytics for process data. Now more than ever, when our customer buys a system from us, whatever its application – lithography, metrology, inspection or something new, they also want to correlate the data it generates with data from other tools across the process in order to provide more information about process adjustments. We expect these same customer demands to drive a new wave of collaboration among vendors, and we welcome the opportunity to work together to provide more comprehensive solutions for the benefit of our mutual customers.

Process Data – From Famine to Feast

Jack Hager Head ShotJack Hager, Product Marketing Manager, FEI

As shrinking device sizes have forced manufacturers to move from SEM to TEM for analysis and measurement of critical features, process and integration engineers have often found themselves having to make critical decisions using meagre rations of process data. Recent advances in automated TEM sample preparation, using FIBs to prepare high quality, ultra-thin site-specific samples, have opened the tap on the flow of data. Engineers can now make statistically-sound decisions in an environment of abundant data. The availability of fast, high-quality TEM data has whet their appetites for even more data, and the resulting demand is drawing sample preparation systems, and in some cases, TEMs, out of remote laboratories and onto the fab floor or in a “near-line” location. With the high degree of automation of both the sample preparation and TEM, the process engineers, who ultimately consume the data, can now own and operate the systems that generate this data, thus having control over the amount of data created.

The proliferation of exotic materials and new 3D architectures at the most advanced nodes has dramatically increased the need for fast, accurate process data. The days when performance improvements required no more than a relatively simple “shrink” of basically 2D designs using well-understood processes are long gone. Complex, new processes require additional monitoring to aide in process control and failure analysis troubleshooting. Defects, both electrical and physical, are not only more numerous, but typically smaller and more varied. These defects are often buried below the exposed surface which limits traditional inline defect-monitoring equipment effectiveness. This has resulted in renewed challenges in diagnosing their root causes. TEM analysis now plays a more prevalent role providing defect insights that allow actionable process changes.

While process technologies have changed radically, market fundamentals have not. First to market still commands premium prices and builds market share. And time to market is determined largely by the speed with which new manufacturing processes can be developed and ramped to high yields at high volumes. It is in these critical phases of development and ramp that the speed and accuracy of automated sample preparation and TEM analysis is proving most valuable. The methodology has already been adopted by leading manufacturers across the industry – logic and memory, IDM and foundry. We expect the adoption to continue, and with it, the migration of sample preparation and advanced measurement and analytical systems into the fab. 

Diversification of processes, materials will drive integration and customization in sub-fab

Kate Wilson PhotoKate Wilson, Global Applications Director, Edwards

We expect the proliferation of new processes, materials and architectures at the most advanced nodes to drive significant changes in the sub fab where we live. In particular, we expect to see a continuing move toward the integration of vacuum pumping and abatement functions, with custom tuning to optimize performance for the increasingly diverse array of applications becoming a requirement. There is an increased requirement for additional features around the core units such as thermal management, heated N2 injection, and precursor treatment pre- and post-pump that also need to be managed.

Integration offers clear advantages, not only in cost savings but also in safety, speed of installation, smaller footprint, consistent implementation of correct components, optimized set-ups and controlled ownership of the process effluents until they are abated reliably to safe levels. The benefits are not always immediately apparent. Just as effective integration is much more than simply adding a pump to an abatement system, the initial cost of an integrated system is more than the cost of the individual components. The cost benefits in a properly integrated system accrue primarily from increased efficiencies and reliability over the life of the system, and the magnitude of the benefit depends on the complexity of the process. In harsh applications, including deposition processes such as CVD, Epi and ALD, integrated systems provide significant improvements in uptime, service intervals and product lifetimes as well as significant safety benefits.

The trend toward increasing process customization impacts the move toward integration through its requirement that the integrator have detailed knowledge of the process and its by-products. Each manufacturer may use a slightly different recipe and a small change in materials or concentrations can have a large effect on pumping and abatement performance. This variability must be addressed not only in the design of the integrated system but also in tuning its operation during initial commissioning and throughout its lifetime to achieve optimal performance. Successful realization of the benefits of integration will rely heavily on continuing support based on broad application knowledge and experience.

Giga-scale challenges will dominate 2015

Dr. Zhihong Liu

Dr. Zhihong Liu, Executive Chairman, ProPlus Design Solutions, Inc.

It wasn’t all that long ago when nano-scale was the term the semiconductor industry used to describe small transistor sizes to indicate technological advancement. Today, with Moore’s Law slowing down at sub-28nm, the term more often heard is giga-scale due to a leap forward in complexity challenges caused in large measure by the massive amounts of big data now part of all chip design.

Nano-scale technological advancement has enabled giga-sized applications for more varieties of technology platforms, including the most popular mobile, IoT and wearable devices. EDA tools must respond to such a trend. On one side, accurately modeling nano-scale devices, including complex physical effects due to small geometry sizes and complicated device structures, has increased in importance and difficulties. Designers now demand more from foundries and have higher standards for PDK and model accuracies. They need to have a deep understanding of the process platform in order to  make their chip or IP competitive.

On the other side, giga-scale designs require accurate tools to handle increasing design size. The small supply voltage associated with technology advancement and low-power applications, and the impact of various process variation effects, have reduced available design margins. Furthermore, the big circuit size has made the design sensitive to small leakage current and small noise margin. Accuracy will soon become the bottleneck for giga-scale designs.

However, traditional design tools for big designs, such as FastSPICE for simulation and verification, mostly trade-off accuracy for capacity and performance. One particular example will be the need for accurate memory design, e.g., large instance memory characterization, or full-chip timing and power verification. Because embedded memory may occupy more than 50 percent of chip die area, it will have a significant impact on chip performance and power. For advanced designs, power or timing characterization and verification require much higher accuracy than what FastSPICE can offer –– 5 percent or less errors compared to golden SPICE.

To meet the giga-scale challenges outlined above, the next-generation circuit simulator must offer the high accuracy of a traditional SPICE simulator, and have similar capacity and performance advantages of a FastSPICE simulator. New entrants into the giga-scale SPICE simulation market readily handle the latest process technologies, such as 16/14nm FinFET, which adds further challenges to capacity and accuracy.

One giga-scale SPICE simulator can cover small and large block simulations, characterization, or full-chip verifications, with a pure SPICE engine that guarantees accuracy, and eliminates inconsistencies in the traditional design flow.  It can be used as the golden reference for FastSPICE applications, or directly replace FastSPICE for memory designs.

The giga-scale era in chip design is here and giga-scale SPICE simulators are commercially available to meet the need.

SEMI today announced details from the SEMI World Fab Forecast Report illuminating the state of the semiconductor manufacturing industry, coincident with convening SEMI’s Industry Strategy Symposium (ISS) in Half Moon Bay, Calif.  Among the insights across the various segments, the changes in the DRAM (Dynamic Random-Access Memory) segment are an example of the significant shifts in capacity and technology that are driving fab capacity and investment.

Based on SEMI World Fab Forecast data, SEMI forecasts a favorable outlook for DRAM as bit demand rises, improving selling prices in 2013 and 2014. The DRAM sector experienced a sharp decline during the 2008/2009 financial crisis and subsequently contracted, both in the number of suppliers and in installed fab production capacity.  However, installed capacity for DRAM is forecast to turn to positive growth by the end of 2016; yet the path to growth is clouded by daunting technology issues.

In the five years prior to the economic downturn, yearly growth rates for installed fab capacity trended in high double digits.  In 2007, eleven major companies produced DRAM chips in approximately 40 facilities globally. Installed capacity increased 40 to 50 percent each year from 2003 to 2007. According to SEMI data, currently only six companies (20 facilities) produce significant capacities of DRAM. The industry has consolidated, with several front end fabs converted from DRAM to Logic, Flash or other purposes.

According to SEMI fab data, a capacity loss often occurs when a fab transitions to the next leading-edge technology.  Increased complexity and more process steps results in fabs producing 10 to 20 percent fewer wafers per square foot of cleanroom; this trend affects virtually all industry segments at the 30/28nm node and below. The SEMI World Fab Forecast report tracks nine fabs following this pattern.  From 2014 to 2016, DRAM fabs are expected to lose a total of about 25,000 wafers per month when transitioning to next leading-edge technology node.

To compensate for this, and to meet expected bit demand, the industry is beginning to add new capacity with new fabs and lines. By 2015, three or four new fabs or lines will be in operation. All will require time to ramp up; meaning that net capacity change likely will not shift from negative to positive growth until 2016, when about 3 percent growth is forecast.  How this potentially could affect worldwide DRAM capacity is illustrated in this figure:

SEMI WW DRAM Capacity Jan 2015

Figure: Worldwide DRAM capacity for Front End facilities in 300mm equivalent wafers per month and annual rate of change in percent

 

The ability to shrink DRAM nodes has become increasingly difficult.  Most companies are at the 21/20nm node now, with leaders at 15nm (1Xnm).  As conventional processing presents less and less opportunities, other technologies may move forward to eventually replace conventional DRAM scaling, such as non-volatile memories like MRAM (Magnetic RAM), FeRAM (Ferro-electric RAM) and ReRAM (Resistive RAM).  As these technologies surface, DRAM capacity may be challenged again.

In summary, DRAM appears to be headed towards positive growth by 2016. With the introduction of new technologies, it remains to be seen how DRAM capacity will be impacted and how much new wafer capacity will be needed.

The SEMI World Fab Forecast Report lists over 40 facilities making DRAM products. Many facilities have major spending for equipment and construction planned for 2015. Learn more at www.semi.org/MarketInfo/FabDatabase and www.youtube.com/user/SEMImktstats.

Worldwide semiconductor market revenue is on track to achieve a 9.4 percent expansion this year, with broad-based growth across multiple chip segments driving the best industry performance since 2010.

Global revenue in 2014 is expected to total $353.2 billion, up from $322.8 billion in 2013, according to a preliminary estimate from IHS Technology (NYSE: IHS). The nearly double-digit-percentage increase follows respectable growth of 6.4 percent in 2013, a decline of more than 2.0 percent in 2012 and a marginal increase of 1.0 percent in 2011. The performance in 2014 represents the highest rate of annual growth since the 33 percent boom of 2010.

“This is the healthiest the semiconductor business has been in many years, not only in light of the overall growth, but also because of the broad-based nature of the market expansion,” said Dale Ford, vice president and chief analyst at IHS Technology. “While the upswing in 2013 was almost entirely driven by growth in a few specific memory segments, the rise in 2014 is built on a widespread increase in demand for a variety of different types of chips. Because of this, nearly all semiconductor suppliers can enjoy good cheer as they enter the 2014 holiday season.”

More information on this topic can be found in the latest release of the Competitive Landscaping Tool from the Semiconductors & Components service at IHS.

Widespread growth

Of the 28 key sub-segments of the semiconductor market tracked by IHS, 22 are expected to expand in 2014. In contrast, only 12 sub-segments of the semiconductor industry grew in 2013.

Last year, the key drivers of the growth of the semiconductor market were dynamic random access memory (DRAM) and data flash memory. These two memory segments together grew by more than 30 percent while the rest of the market only expanded by 1.5 percent.

This year, the combined revenue for DRAM and data flash memory is projected to rise about 20 percent. However, growth in the rest of the market will swell by 6.7 percent to support the overall market increase of 9.4 percent.

In 2013, only eight semiconductor sub-segments grew by 5 percent or more and only three achieved double-digit growth. In 2014, over half of all the sub-segments—i.e., 15—will grow by more than 5 percent and eight markets will grow by double-digit percentages.

This pervasive growth is delivering general benefits to semiconductor suppliers, with 70 percent of chipmakers expected to enjoy revenue growth this year, up from 53 percent in 2013.

The figure below presents the growth of the DRAM and data flash segments compared to the rest of the semiconductor market in 2013 and 2014.

2014-12-18_Semi_Sectors_Growth

Semiconductor successes

The two market segments enjoying the strongest and most consistent growth in the last two years are DRAM and light-emitting diodes (LEDs). DRAM revenue will climb 33 percent for two years in a row in 2013 and 2014. This follows often strong declines in DRAM revenue in five of the last six years.

The LED market is expected to grow by more than 11 percent in 2014. This continues an unbroken period of growth for LED revenues stretching back at least 13 years.

Major turnarounds are occurring in the analog, discrete and microprocessor markets as they will swing from declines to strong growth in every sub-segment. Most segments will see their growth improve by more than 10 percent, compared to the declines experienced in 2013.

Furthermore, programmable logic device (PLD) and digital signal processor (DSP) application-specific integrated circuits (ASICs) will experience dramatic improvements in growth. PLD revenue in 2014 will grow by 10.2 percent compared to 2.1 percent in 2013, and DSP ASICs will rise by 3.8 percent compared to a 31.9 percent collapse in 2013.

Moving on up

Among the top 20 semiconductor suppliers, MediaTek and Avago Technologies attained the largest revenue growth and rise in the rankings in 2014. Both companies benefited from significant acquisitions.

MediaTek is expected to jump up five places to the 10th rank and become the first semiconductor company headquartered in Taiwan to break into the Top 10. Avago Technologies is projected to jump up eight positions in the rankings to No. 15.

The strongest growth by a semiconductor company based purely on organic revenue increase is expected to be achieved by SK Hynix, with projected growth of nearly 23 percent.

No. 13-ranked Infineon has announced its plan to acquire International Rectifier. If that acquisition is finalized in 2014 the combined companies would jump to No. 10 in the overall rankings and enjoy 16 percent combined growth.

The table below presents the preliminary IHS ranking of the world’s top 20 semiconductor suppliers in 2013 and 2014 based on revenue.

2014-12-18_Semi_Ranking_Final

Troubles for consumer electronics and Japan

Semiconductor revenue in 2014 will grow in five of the six major semiconductor application end markets, i.e. data processing, wired communications, wireless communications, automotive electronics and industrial electronics. The only market segment experiencing a decline will be consumer electronics. Revenue will expand by double-digit percentages in four of the six markets.

Japan continues to struggle, and is the only worldwide region that will see a decline in semiconductor revenues this year. The other three geographies—Asia-Pacific, the Americas and the Europe, Middle East and Africa (EMEA) region—will see healthy growth. The world will be led by led by Asia-Pacific which will post an expected revenue increase of 12.5 percent.

Cypress Semiconductor Corp. and Spansion, Inc. this week announced a definitive agreement to merge in an all-stock, tax-free transaction valued at approximately $4 billion. The post-merger company will generate more than $2 billion in revenue annually.

“This merger represents the combination of two smart, profitable, passionately entrepreneurial companies that are No. 1 in their respective memory markets and have successfully diversified into embedded processing,” said Rodgers, Cypress’s founding president and CEO. “Our combined company will be a leading provider of embedded MCUs and specialized memories. We will also have extraordinary opportunities for EPS accretion due to the synergy in virtually every area of our enterprises.”

Under the terms of the agreement, Spansion shareholders will receive 2.457 Cypress shares for each Spansion share they own. The shareholders of each company will own approximately 50 percent of the post-merger company. The company will have an eight-person board of directors consisting of four Cypress directors, including T.J. Rodgers and Eric Benhamou, and four Spansion directors, including John Kispert and Ray Bingham, the Spansion chairman, who will serve as the non-executive chairman of the combined company, which will be headquartered in San Jose, California and called Cypress Semiconductor Corporation.

The merger is expected to achieve more than $135 million in cost synergies on an annualized basis within three years and to be accretive to non-GAAP earnings within the first full year after the transaction closes. The combined company will continue to pay $0.11per share in quarterly dividends to shareholders.

“Bringing together these high-performing organizations creates operating efficiencies and economies of scale, and will deliver maximum value for our shareholders, new opportunities for employees and an improved experience for our customers,” said John Kispert, CEO of Spansion. “With unparalleled expertise, global reach in markets like Japan and market-leading products for automotive, IoT, industrial and communications markets, the new company is well positioned to deliver best-of-breed solutions and execute on our long-term vision of adding value through embedded system-on-chip solutions.”

The closing of the transaction is subject to customary conditions, including approval by Cypress and Spansion stockholders and review by regulators in the U.S., Germany and China. The transaction has been unanimously approved by the boards of directors of both companies. Cypress and Spansion expect the deal to close in the first half of 2015.

Jefferies LLC and Morgan Stanley & Co. LLC served as financial advisors and Fenwick & West and Latham & Watkins acted as legal counsel to Spansion. Qatalyst Partners acted as financial advisor and Wilson Sonsini Goodrich & Rosati acted as legal counsel to Cypress.