Tag Archives: Top Story Left

August 6, 2012 — Zeta Instruments Inc. will install multiple optical profilers for micron-scale surface analysis at sapphire substrate maker Rubicon Technology Inc. (Nasdaq:RBCN). Rubicon is using the Zeta 300 series optical profilers for metrology and inspection on its sapphire substrates and wafer production aimed at the high-brightness light-emitting diodes (HB-LED) market.

Zeta’s 300 series high-precision metrology systems are designed to address the stringent specifications of the patterned sapphire substrate (PSS) market, enabling higher yields and lower wafer scrap at LED makers. One system performs detailed measurement of PSS structure dimensions and wafer defect inspection. It offered the best combination of speed and accuracy for Rubicon’s production-environment metrology needs, said Raja M. Parvez, president and CEO of Rubicon Technology.

Also read: Technology and cost considerations for high-volume HBLED lithography

The Zeta-300 series leverages Zeta’s Z-Dot technology to deliver high repeatability and accuracy for the measurement of LED-patterned/etched substrates, photo-resist and stacked structures on transparent surfaces. Coupled with application-specific software and a companion automated wafer handler, the Zeta-380 provides imaging and measurement capabilities superior to those of laser confocal microscopes.  The Zeta-380 measures and detects defects falling outside the industry certification levels that may not be detected by competing offerings.

Rubicon Technology, Inc. is an advanced electronic materials provider that is engaged in developing, manufacturing and selling monocrystalline sapphire and other crystalline products for light-emitting diodes (LEDs), radio frequency integrated circuits (RFICs), blue laser diodes, optoelectronics and other optical applications.

Zeta Instruments provides optical profiler systems that enable manufacturers of microfluidics/biotechnology, high-brightness LEDs, solar cells, and magnetic storage media to improve yields and process control. To learn more about Zeta Instruments, please visit www.zeta-inst.com.

Visit the LED Manufacturing Channel on Solid State Technology and subscribe to the LED Manufacturing News monthly e-newsletter!

August 3, 2012 — The German Ministry of Education and Research (BMBF) has launched a new project, EUV projection optics for 14 nm resolution, or ETIK, led by Carl Zeiss. The aim is to improve extreme ultraviolet (EUV) lithography resolution to the 14nm node for semiconductor manufacturing.

The BMBF is putting up 7 million euros over 3 years for the project. Compared to existing lithography processes, EUV lithography works with extremely short-wave light with a wavelength of just 13.5nm. The aim is to use EUVL for tighter-geometry semiconductor chips, reducing the cost of electronics by manufacturing more semiconductors per wafer.

Project partners will focus on the EUV illumination system and projection optics. One example is a flexible optical switching unit that will use new facets and an innovative design for the reflection mirror surfaces in the projection lens. They also plan to investigate improvements in optical measuring technology and precision engineering and micro-cooling technology.
Along with Carl Zeiss, six other German companies and research institutes will participate:

Bestec GmbH is developing machine concepts for a new generation of reflectometers to measure the EUV reflectivity of large mirror surfaces.

The Institute for Technical Optics (University Stuttgart) is developing flexible setting measuring technology for mirrors with a new type of surface geometry.

IMS CHIPS is contributing powerful optical components to ensure the quality of the projection lens.

The Fraunhofer institutes for Electron Beam and Plasma Technology (FEP), for Applied Optics and Precision Engineering (IOF) and for Material and Beam Technology (IWS) are providing scientific-technical services to further improve the surface quality of reflective optical components.

Carl Zeiss is the global leader in optical systems for EUV lithography. These optical systems are part of the wafer scanners of the Dutch company ASML. Learn more at www.zeiss.com.

Visit the Semiconductors Channel of Solid State Technology!

August 3, 2012 – BUSINESS WIRE — ON Semiconductor Corporation (Nasdaq:ONNN) will be looking for a new chief financial officer (CFO), with Donald Colvin, EVP and CFO, vacating the post within 90 days.

Colvin led ONNN’s finance department through growth and numerous acquisitions, said Keith Jackson, ONNN CEO. ON Semi ranked #23 in analyst firm IC Insights’ top-25 semiconductor companies of 2011, a jump from #31 the previous year, thanks in part to its buy of Sanyo’s semiconductor business.

ON Semiconductor’s Q2 results were basically flat over Q1, and its average selling prices (ASPs) for semiconductor chips declined 1%. Activity slowed in June, Jackson said, and expects conservative chip buying in July as well. For the second quarter of 2012, ONNN reported total revenues of $744.8 million, GAAP gross margin of 34.7%, non-GAAP gross margin of 35.7%, GAAP net income per fully diluted share of $0.02 (non-GAAP $0.14), and the chipmaker retired $96.2 million of Zero Coupon Convertible Senior Subordinated Notes. Q2 GAAP net income was impacted by $58.1 million of special items. ONNN expects Q3 to be about flat again, which analysts at FBR Capital Markets call a “conservative” guidance.

“As a result of the slower growth environment, we have begun taking actions to reduce our overall cost structure,” Jackson said. “For example, during the second quarter of 2012, we executed a cost reduction program within our SANYO Semiconductor Products Group that resulted in a headcount reduction of approximately 10 percent of that division. In addition, we are currently finalizing a cost reduction plan for the legacy ON Semiconductor business to align our expenses and capital investments to the slower growth environment.”

The chipmaker is also running its first-ever share repurchase program for up to $300 million of common stock during the next three years. This could retire 7-10% of ONNN’s outstanding shares, noted analysts at FBR Capital Markets, which also noted that ONNN is “adept at restructuring activities,” and should not lose sight of its goals with Colvin’s departure.

ON Semiconductor (Nasdaq: ONNN) supplies high-performance silicon offerings for energy-efficient electronics, with power and signal management, logic, discrete and custom devices. For more information, visit http://www.onsemi.com.

Visit the Semiconductors Channel of Solid State Technology!

In the third installment in a series called Process Watch, the authors discuss some of the challenges of 450mm wafers. Authored by experts at KLA-Tencor, Process Watch articles focus on novel process control solutions.

August 2, 2012 — Chip manufacturers need wafers that are both bigger and better: bigger to help achieve cost targets through gains in manufacturing efficiency, and better to help reach device performance targets through the time-honored path of the pattern shrink. Our industry leaders have announced plans for pilot lines producing devices with sub-20nm linewidths on 450mm wafers, beginning in 2014 or 2015.

In the meantime, wafer manufacturers need to figure out how to make these giant wafers. The increased time required to grow the huge silicon ingot and then to cool it down under conditions optimized for crystal quality raises the risk of defects in the silicon crystal significantly.1 Polishing the surface uniformly and without microscratches requires new equipment and consumables. New cleaning equipment and processes must be developed. Also, 450mm wafers are proportionally thinner than 300mm wafers — which means they are more likely to deform during processing or handling. Such deformation can induce slip lines — crystal lattice defects similar to geological slip lines after an earthquake — around the edge of the large wafer. Crystal-originated pits (COPs), particles, slip lines, microscratches and cleaning residues all can interfere with one or more of the tightly-controlled processes that comprise the early steps of building a semiconductor device.

Printing smaller patterns necessitates tighter specs on many aspects of the wafer — regardless of wafer size. Because 450mm wafers will be used for sub-20nm lithography, their flatness and surface roughness must be very well controlled. Gradual changes in the shape of the wafer surface can be corrected by the scanner during patterning, but the wafer must be reasonably planar across the reticle field. More abrupt changes in the shape of the wafer surface may not be correctable; this is termed higher-order shape. Uncorrectable higher-order shape can displace the pattern, resulting in misalignment (overlay error) between layers — or it can cause defocus errors that affect the critical dimension (CD) of the printed structures. Higher-order shape can also interfere with film uniformity during chemical-mechanical polish (CMP) processes. Any of these errors can result in electrical problems affecting the device’s reliability, performance or yield.

450mm wafers have a higher number of edge die — notoriously the lowest yielding die on the wafer. The shape of the edge (“Edge Roll-Off” or ERO) can affect CD during patterning of edge die. Defectivity at and near the edge of 450mm wafers is typically higher, and will need to be very carefully monitored.

In essence, substrate manufacturers need to make much larger wafers with surfaces even more perfect than they are now: truly bigger and better wafers.  The impact of the surface quality, defectivity, flatness and ERO of 450mm wafers is considerable: With more than twice the number of die as a 300mm wafer, every 450mm wafer is extremely valuable. And just to add an extra challenge, some industry pioneers have announced that they will manufacture devices on 450mm epi wafers — adding the complexity of an epitaxial silicon layer, with its slightly increased surface roughness, stress-induced warp and unique epi defects. There is also interest in validation of 450mm silicon-on-insulator (SOI) technology.

Bare-wafer metrology and defect inspection play key and early parts in enabling wafer, equipment and chip manufacturers to develop and control their sub-20nm processes on 450mm wafers. These tools need the sensitivity to meet sub-20nm node requirements, and the ability to handle 450mm wafers with reliability and speed. Sub-20nm inspection sensitivity is enabled by deep-ultraviolet (DUV) technology and high-resolution haze mapping, technology that was pioneered recently on 300mm wafers by the latest-generation surface inspection systems. The images below show examples of surface defects, polishing marks and cleaning residues revealed on 450mm wafers by the latest inspection technology. These images are visually interesting, but indicative of the early stages of the manufacturing process; images of wafers meeting chip manufacturing specs would look nearly uniform. High resolution surfaces images such as these are a quick and intuitive tool for identifying the source of the defect, so that the issue can be remedied immediately, before additional time and materials are consumed.

 

Rebecca Howland, Ph.D., is a senior director in the corporate group and Amir Azordegan, Ph.D., is a senior director in the Surfscan/ADE division at KLA-Tencor.

1. See for example, “Technical challenges in the development of next generation wafers.”.

Check out other Process Watch articles: “The Dangerous Disappearing Defect,” “Skewing the Defect Pareto,” “Bigger and Better Wafers,” “Taming the Overlay Beast,” “A Clean, Well-Lighted Reticle,” “Breaking Parametric Correlation,” “Cycle Time’s Paradoxical Relationship to Yield,” and “The Gleam of Well-Polished Sapphire.”

Authored by experts at KLA-Tencor, Process Watch articles focus on novel process control solutions for chip manufacturing at the leading edge.

August 2, 2012 — The ConFab, Solid State Technology’s invitation-only event for the semiconductor industry, took place in June, with presenters from top companies and analyst firms. If you couldn’t be there, check out all the coverage from the event — reports, presentations, video interviews and more — via the links below.

Presentations and analysis

A virtual IDM concept can unite foundries, fabless companies, and packaging houses

The ConFab 2012 opened in Las Vegas with a keynote address from John Chen, PhD, VP of technology and foundry operations at Nvidia Corporation.

@ The ConFab: How to prevail over silicon cycles

At The ConFab’s opening session, “The Economic Outlook for the Semiconductor Industry,” capex was a major point of interest. Jackie Sturm of Intel, Dan Hutcheson of VLSIresearch, and Jim Feldhan of Semico all touched on it, with Hutcheson expanding on the idea of capex trends.

@ The ConFab: Semiconductor industry experts look to the future

The ConFab’s sessions opened with “The Economic Outlook for the Semiconductor Industry,” featuring Jackie Sturm of Intel, Dan Hutcheson of VLSIresearch, and Jim Feldhan of Semico.

 

Legacy fab issues @ The ConFab 2012

Older production facilities face equipment obsolescence; skills obsolescence; scarce availability of parts, software, and support; and equipment capability extension and tool re-use. At the ConFab 2012 Executive Roundtable, representatives from Sematech/ISMI, IDMs, OEMs, equipment dealers, and others.

 

ISMI addresses tool obsolescence

Speaking at The ConFab 2012, Sanjay Rajguru, director of ISMI, pointed out that more than half the current fab capacity today comes from facilities that are more than ten years old, which is creating a problem with equipment obsolescence.

@ The ConFab: Supply chain or supply web for 3D packaging?

With many advanced packaging processes taking place on the semiconductor wafer, the traditional supply chain of front-end fab at the foundry and back-end fab at the packaging and test house is falling apart. The ConFab session, “Advanced Packaging and Progress in 3D Integration,” focused heavily on this dynamic.

 

3D/2.5D packaging technologies @ The ConFab

As packaging has played a larger and larger role in chip performance, form factor, and capabilities, The ConFab has increased its focus on back-end processes. Cue “Advanced Packaging and Progress in 3D Integration,” a session focused on the higher I/O density and other performance benefits of 3D packaging.

 

The ConFab: Chasing price, power, and performance

At The ConFab 2012, fabless companies and foundries have a common goal: reduce power, increase performance and reduce price (not necessarily in that order).

Semiconductors in the smart society: Next-generation connectivity @ The ConFab

Day 2 of The ConFab opened in Las Vegas with Ali Sebt, CEO of Renesas Electronics America, delivering “Smart Society, the Sensing Era and Signal Chain.”

 

The ConFab: Turning the technology knobs for system scaling

Chip scaling will go on for the foreseeable future, enabling new product with more compute power, more memory, faster on-chip communication. That was one of the conclusions put forth by imec’s An Steegen, speaking on technology trends at The ConFab 2012.

Big data and today’s semiconductor industry
Upon arriving at The ConFab’s venue, The Encore at The Wynn, Solid State Technology chief editor Pete Singer had an impromptu discussion about how the semiconductor industry has changed over the years, around smartphones and “big data,” with colleagues. Over 90% of the world’s data has been created in the last two years. What is big data? According to IBM, every day, we create 2.5 quintillion bytes of data.

ConFab interviews

G450 Consortium’s Tom Jefferson on 450mm timeline

Tom Jefferson, G450 Consortium, shares an update on 450mm wafers for semiconductor manufacturing. The consortium is adding staff and ramping its silicon supply, and getting ready for equipment selection.

Bill Tobey on EUV lithography

Bill Tobey, president of ACT International Consulting, speaks about the evolution of extreme ultra violet (EUV) lithography at The ConFab 2012.

Amkor’s Ron Huemoeller on 3D packaging readiness

Ron Huemoeller of Amkor presented in the Advanced Packaging session of Solid State Technology’s The ConFab. He speaks with editor-in-chief Pete Singer.

ISMI’s Bill Ross on managing legacy fabs and supply obsolescence

Bill Ross, ISMI, is moderating a session today at The ConFab 2012 on managing legacy semiconductor fabs and dealing with tool and materials obsolescence at 200mm and smaller. He speaks with Pete Singer about coping with these changes.

Ali Sebt advocates switch from On/Off to smart sensing

Ali Sebt, CEO of Renesas Electronics America, keynoted Day 2 of Solid State Technology’s The ConFab 2012. Here, he discusses the role of inexpensive sensors and microcontrollers in energy savings, in a video interview.

Dai Nippon Printing’s Naoya Hayashi on mask readiness

Naoya Hayashi, research fellow for electronic device operations at Dai Nippon Printing, speaks with Solid State Technology chief editor Pete Singer during The ConFab 2012. Hayashi presented “NGL Mask Readiness” in The ConFab’s session on technology trends.

Semico’s Jim Feldhan on SSDs and semiconductor trends

Jim Feldhan of Semico speaks with Solid State Technology editor-in-chief Pete Singer about expectations for the semiconductor industry and solid-state drives.

Nvidia’s John Chen on semiconductor industry success

John Chen of Nvidia gave the opening keynote address of The ConFab 2012, presenting the concept of a “virtual IDM” comprising fabless companies, semiconductor foundries, and packaging houses working seamlessly together.

VLSI Research’s Dan Hutcheson on silicon cycles

Dan Hutcheson, VLSI Research Inc. spoke with Solid State Technology editor-in-chief Pete Singer at The ConFab 2012. Hutcheson presented on the cyclical nature of the semiconductor industry.

Visit the ConFab’s website here.

August 1, 2012 — NanoMarkets announced a new report on the transparent conductor (TC) market which includes the dominant indium tin oxide (ITO), along with other transparent conducting oxides (TCOs), conductive polymers, silver grids and coatings, copper, carbon nanotubes and graphene and nanocomposite materials of various kinds.

Most firms offering alternatives to ITO focus on the touch-screen sensor market; however, this sector is too small for many of these firms to generate significant revenues.

Also read: Soaring indium costs drive hunt for alternative in transparent electrodes

NanoMarkets believes that the current rapid development of the organic light-emitting diode (OLED) display and lighting market could boost the makers of non-ITO TCs. While ITO is widely used in OLEDs it is not well suited to this application. The OLED sector is already beginning to seek alternative TCs.

ITO also may not work well in high-throughput roll-to-roll (R2R) processes used to manufacture flexible displays. ITO cannot be used in rollable displays, due to its material nature. Flexible displays, primed to become a sizable market, could be major contributors to the mainstream adoption of ITO alternatives for TC.

NanoMarkets expects a resurgence in thin-film solar panels for use in building-integrated photovoltaics (BIPV). This will boost firms selling tin oxide (SnO) and zinc oxide (ZnO) materials and there is considerable research activity currently seeking the best dopants for these materials for TC applications.

Silver-based TCs seem to have taken off commercially and can now be found in a number of commercial cellphone models.

Nanotube-based TCs have made little commercial progress, although a few well-funded firms — Samsung, Linde and Toray, for example — still back this approach.

Meanwhile, Agfa, Heraeus and Kodak seem to be making progress with their low-cost conductive polymer TCs. The materials have considerable potential for growth in small displays for electronic labels and smartcards.

NanoMarkets provides in-depth analysis of the applications from which TC firms will be able to make money in the next few years including touch-screens, OLEDs, e-paper, thin-film and BIPV, organic/DSC PV, smart windows, etc. The report examines implications for TCs of the rise of flexible and transparent electronics and provides an in-depth discussion of how non-ITO TCs may be able to break into the LCD market. For each application the report contains separate eight-year forecasts in terms of value ($ millions) and volume (square meters). Each forecast is also broken out by material type.

Firms discussed in the report including 3M, Agfa, Asahi Glass, Atmel, Cambrios, Cima NanoTech, Corning, Dow Chemical, Evonik, Ferro, Fujitsu, Harima Chemicals, Heraeus, Hitachi, Idemitsu Kosan, Indium Corporation, Kodak, LG, Linde, Mitsubishi, Mitsui, Nippon Mining and Metals, Nitto Denko, PolyIC, Pilkington, Saint-Gobain, Samsung, Schott, SKC, Sony, Oike, Sumitomo, Teijin, Toray, Tosoh, Ulvac, Umicore, Unidym, and many others.

NanoMarkets tracks and analyzes emerging market opportunities in energy, electronics and other markets created by developments in advanced materials. Visit http://www.nanomarkets.net for a full listing of NanoMarkets’ reports and other services.

Visit our new Displays Manufacturing Channel on Solid State Technology and subscribe to our Displays Digest e-newsletter!

July 31, 2012 — Light emitting diodes (LEDs) comprise an LED chip, package frame, phosphor for light modulation, and encapsulants, which protect the LED from external environment moisture and other elements. The functional properties of these LED packaging elements are being increased as LEDs are more widely adopted.

LED encapsulants are closely related to the LED’s lifespan and light transmittance. With high-power and high-brightness LEDs emerging, the encapsulant’s role is becoming more important, says Displaybank.

Epoxy resin was the common encapsulant for lamp-type LEDs in the 1990s. As LEDs were adopted for mobile phones and LCD TVs, silicone encapsulants began to be used to meet the various functional property needs such as refractive index, heat resistance, light resistance, and so forth. Today, by revenue, more than 97% of the LED encapsulant market uses silicone encapsulant, a trend expected to continue in the future, Displaybank reports.

Figure 1. LED encapsulant market forecast, based on quantity.

LED use in LCD TVs began to grow significantly in 2009, which kickstarted a growth spurt in LED package-use encapsulants in 2010. As the LED industry declined in 2011, demand also declined for encapsulants. The encapsulant market is forecasted to continue to grow in the future, as LED lighting grows globally.

Figure 2. Regional LED encapsulant market proportion forecast, based on revenue.

Regionally, China will become the biggest market globally, accounting for more than 30% of the global LED encapsulant market in 2015, thanks to government support, continued investments from related companies, and the increased demand for LED lighting.

Based on such trend, Displaybank analyzed the overall industry overview of encapsulant and LED package-use encapsulant market, especially, focusing on the market by type and by region in the silicone encapsulant field, of the LED package-use encapsulant market. This report intends to assist LED encapsulant and LED package companies, the companies with interests in LED-related parts materials and new LED business, and the companies that belong to all LED related fields.

Learn more about Displaybank’s report, “LED Package-use Encapsulant Market Forecast,” at http://www.displaybank.com/_eng/research/report_view.html?id=873&cate=8

Visit the LED Manufacturing Channel on Solid State Technology and subscribe to the LED Manufacturing News monthly e-newsletter!

July 31, 2012 – Marketwire — Cascade Microtech, Inc. (NASDAQ:CSCD), wafer-level IC test equipment supplier, introduced the modular MPS150 manual probe station with six application-specific packages for high-accuracy RF, mmW, and I-V/C-V measurement; failure analysis; and high-power device characterization.

The probe station is designed to be upgraded as needed, with a scalable base platform and system packages.

Also read: Cascade Microtech touts wafer-level test innovators at inaugural Innovation Awards

The 6 pre-configured packages for specific measurement applications target measurement repeatability in a shared lab environment, such as a research lab or university. Multiple users can access the prober, change test set-up, and reset quickly to another set up.

The MPS150 system platform comprises a rigid microscope bridge and solid station frame, and a built-in vibration-isolation design. The design protects contact quality over measurement time. Probe placement and contact repeatability are served by backlash-free X-Y-Z movement of probe positioners, integrated platform planarization, and a contact separation drive with 1

July 30, 2012 — Henkel Electronic Materials added LOCTITE ABLESTIK CDF 200P to its conductive die attach film offering. The pre-cut film is available in 150mm and 200mm diameter sizes for easy wafer-form matching. The film can be used as a dicing tape as well as die attach.

The pre-cut film joins LOCTITE ABLESTIK C100, a conductive die attach film in roll format.

Conductive die attach films enable uniform, consistent bondlines, eliminate die tilt, and work with thinned wafers, for leadframe and laminate packages. Films eliminate the fillet associated with paste-based die attach materials, which Henkel notes allows more die per package due to tighter die-to-pad clearance, and saves on wire bonding materials, substrate area, and mold compound usage.

LOCTITE ABLESTIK CDF 200P is compatible with commonly used lamination equipment, at lamination temperature of 65

July 30, 2012 — Microfluidics expert Dolomite has been awarded a SMART grant from the UK government to develop a plug-and-play microfluidic system, bringing microfluidics to a wider market and increasing research lab productivity.

Dolomite will prototype a suite of integrated tools for microfluidics users in research and education, aiming for intelligently coordinated capabilities, clear data visualization on a touchscreen user interface, and the ability to virtually reconfigure pumps and other connected hardware. The intuitive and easy to use connections to microfluidic devices will build on Dolomite’s existing range of microfluidic connectors, Multiflux.

The UK SMART funding awards are available to single, small- or medium-sized companies that operate in science, technology, or engineering. The program, previously known as the Grant for Research and Development, is run by the Technology Strategy Board’s Smart programme.

The “plug and play” microfluidic system is expected to launch during 2013. This project will benefit areas such as food science, pharma and petrochemical research.

Dolomite is pioneering the use of microfluidic devices for small-scale fluid control and analysis, enabling manufacturers to develop more compact, cost-effective and powerful instruments. By combining specialist glass, quartz and ceramic technologies with knowledge of high performance microfluidics, Dolomite is able to provide solutions for a broad range of application areas. Dolomite’s in-house micro-fabrication facilities include clean rooms and precision glass processing facilities. For more information please visit www.dolomite-microfluidics.com.

Visit the MEMS Channel of Solid State Technology, and subscribe to our MEMS Direct e-newsletter!